EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDPB42M36A-550M3LI

Description
IC SRAM 72M PARALLEL 165LFBGA
Categorystorage   
File Size699KB,33 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Environmental Compliance
Download Datasheet Parametric View All

IS61QDPB42M36A-550M3LI Online Shopping

Suppliers Part Number Price MOQ In stock  
IS61QDPB42M36A-550M3LI - - View Buy Now

IS61QDPB42M36A-550M3LI Overview

IC SRAM 72M PARALLEL 165LFBGA

IS61QDPB42M36A-550M3LI Parametric

Parameter NameAttribute value
memory typeVolatile
memory formatSRAM
technologySRAM - Quad Port, Synchronous
storage72Mb (2M x 36)
Clock frequency550MHz
Write cycle time - words, pages-
memory interfacein parallel
Voltage - Power1.71 V ~ 1.89 V
Operating temperature-40°C ~ 85°C(TA)
Installation typesurface mount
Package/casing165-LBGA
Supplier device packaging165-LFBGA(15x17)
IS61QDPB44M18A/A1/A2
IS61QDPB42M36A/A1/A2
4Mx18, 2Mx36
72Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V V
REF
.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61QDPB42M36A : Don’t care ODT function
and pin connection
IS61QDPB42M36A1: Option1
IS61QDPB42M36A2: Option2
Refer to more detail description at page 6 for each
ODT option.
JANUARY 2016
DESCRIPTION
The 72Mb IS61QDPB42M36A/A1/A2 and
IS61QDPB44M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these QUADP (Burst of 4) SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data
rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K# clock (starting 2.5 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the fourth and fifth rising
edges of the K clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. E1
12/01/2015
1
The embedded operating systems I have come into contact with - rtx51, freertos, etc.
[i=s]This post was last edited by dcexpert on 2019-11-20 18:31[/i]1. What embedded operating systems have you heard of? Have you actually used an embedded operating system?I have been using MCU for ma...
dcexpert Embedded System
Help!
Please help analyze this circuit and which chip is more suitable for IC2....
goodboy Analog electronics
I found a very good introductory book on 51 single-chip microcomputers and recommend it to beginners. It is suitable for self-study by novices (Wang Yun)
I am a beginner. I want to learn MCU, so I bought a learning board. I brought some learning materials and now I share them with friends who are also planning to get started with MCU. I hope it will be...
eafse 51mcu
IC layout Seeking talents Seeking talents Seeking talents Seeking talents Coordinates: Shanghai, Shandong, Nanjing
Our company recruits outstanding fresh graduates from major universities. No experience is required, and the company provides paid internal training . Requirements : 1. Bachelor degree or above in ele...
版图小妖精 Talking about work
MCS-51 Timer/Counter
There are two 16-bit programmable timers/counters in the MCS-51 microcontroller. They have four working modes. Their control words and states are in the corresponding special function registers. By pr...
rain 51mcu
Optical module SFF-8472 problem solving
I just happened to use the SFF-8472 optical module recently, and there are a few things I don't understand. I would like to ask the experts(1) The SFF-8472 optical module uses IIC communication. Accor...
常见泽1 Integrated technical exchanges

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号