EEWORLDEEWORLDEEWORLD

Part Number

Search

5P49V5901A725NLGI8

Description
Clock Generators & Support Products Prog CLK Gen OTP 4Config 0.7ps 350MHz
Categorysemiconductor    Analog mixed-signal IC   
File Size437KB,37 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

5P49V5901A725NLGI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
5P49V5901A725NLGI8 - - View Buy Now

5P49V5901A725NLGI8 Overview

Clock Generators & Support Products Prog CLK Gen OTP 4Config 0.7ps 350MHz

5P49V5901A725NLGI8 Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerIDT (Integrated Device Technology)
Product CategoryClock Generators & Support Products
RoHSDetails
PackagingCut Tape
PackagingReel
Factory Pack Quantity2500
Programmable Clock Generator
5P49V5901
DATASHEET
Description
The 5P49V5901 is a programmable clock generator intended
for high performance consumer, networking, industrial,
computing, and data-communications applications.
Configurations may be stored in on-chip One-Time
Programmable (OTP) memory or changed using I
2
C
interface. This is IDTs fifth generation of programmable clock
technology (VersaClock
®
5).
The frequencies are generated from a single reference clock.
The reference clock can come from one of the two redundant
clock inputs. A glitchless manual switchover function allows
one of the redundant clocks to be selected during normal
operation.
Two select pins allow up to 4 different configurations to be
programmed and accessible using processor GPIOs or
bootstrapping. The different selections may be used for
different operating modes (full function, partial function, partial
power-down), regional standards (US, Japan, Europe) or
system production margin testing.
The device may be configured to use one of two I
2
C
addresses to allow multiple devices to be used in a system.
Features
Generates up to four independent output frequencies
High performance, low phase noise PLL, <0.7 ps RMS
typical phase jitter on outputs:
– PCIe Gen1, 2, 3 compliant clock capability
– USB 3.0 compliant clock capability
– 1 GbE and 10 GbE
Four fractional output dividers (FODs)
Independent Spread Spectrum capability on each output
pair
Four banks of internal non-volatile in-system
programmable or factory programmable OTP memory
I
2
C serial programming interface
One reference LVCMOS output clock
Four universal output pairs:
– Each configurable as one differential output pair or two
LVCMOS outputs
I/O Standards:
– Single-ended I/Os: 1.8V to 3.3V LVCMOS
– Differential I/Os - LVPECL, LVDS and HCSL
Pin Assignment
OUT0_SEL_I2CB
Input frequency ranges:
– LVCMOS Reference Clock Input (XIN/REF) – 1MHz to
200MHz
– LVDS, LVPECL, HCSL Differential Clock Input (CLKIN,
CLKINB) – 1MHz to 350MHz
– Crystal frequency range: 8MHz to 40MHz
OUT1B
V
DDO
0
V
DDO
1
OUT1
V
DDD
Output frequency ranges:
V
DDO
2
OUT2
OUT2B
V
DDO
3
OUT3
OUT3B
CLKIN
CLKINB
XOUT
XIN/REF
V
DDA
CLKSEL
24 23 22 21 20 19
1
18
2
3
4
5
6
7
8
9
17
– LVCMOS Clock Outputs – 1MHz to 200MHz
– LVDS, LVPECL, HCSL Differential Clock Outputs –
1MHz to 350MHz
EPAD
16
15
14
Individually selectable output voltage (1.8V, 2.5V, 3.3V) for
each output pair
13
10 11 12
24-pin VFQFPN
1
Redundant clock inputs with manual switchover
Programmable loop bandwidth
Programmable output to output skew
Programmable slew rate control
Programmable crystal load capacitance
Individual output enable/disable
Power-down mode
1.8V, 2.5V or 3.3V core V
DDD
, V
DDA
Available in 24-pin VFQFPN 4mm x 4mm package
-40° to +85°C industrial temperature operation
©2017 Integrated Device Technology, Inc.
SEL1/SDA
SEL0/SCL
SD/OE
V
DDO
4
OUT4
5P49V5901 MARCH 3, 2017
OUT4B
RISC-V developers say: IDE is not comfortable to use, but IAR already has a RISC version, but...
Many engineers in the RISC-V core chip community have already evaluated it. Whether you evaluate or not, RISC-V-based chip products have been growing. The Pingtouge Xuantie processor architecture team...
nmg Domestic Chip Exchange
Help: Some questions about Canaan K510 CRB-KIT development kit
When I was trying the K510CRB-KIT development kit, I encountered the following problems. Please help me solve them:1. How to install opencv?There is indeed the source of opencv in the host machine, bu...
tobot Domestic Chip Exchange
Access Denied problem occurs in Ubuntu 20 window ssh connection
There was no problem using ssh before, but there was a problem after updating to ubuntu20. I will record the problem now. All the articles on the Internet say that there is a PermitRootLogin in /etc/s...
RCSN Integrated technical exchanges
USB download cable driver installation.pdf
USB download cable driver installation.pdf...
zxopenljx EE_FPGA Learning Park
Live Review: How to use the domestic 800MHz RISC-V MCU Xianji HPM6750 to control four-axis servo motors
After watching the live broadcast review, if you have any questions, you can post them in the thread and Guanzi will help feedback to Xianji officials for answers.Live broadcast time: 20:00-21:00 on J...
nmg Domestic Chip Exchange
MicroPython Hands-on (39) - Image Basics of Machine Vision
1. IntroductionUsing MixPY and MixNO development board hardware and MixPY software platform, we will give full play to the computing power of AI K210 chip, introduce the concept of machine vision, sta...
eagler8 MicroPython Open Source section

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号