EEWORLDEEWORLDEEWORLD

Part Number

Search

ispLSI 5384VE-125LB272I

Description
CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD
Categorysemiconductor    Programmable logic devices   
File Size235KB,23 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet Parametric Compare View All

ispLSI 5384VE-125LB272I Overview

CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD

ispLSI 5384VE-125LB272I Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerLattice
Product CategoryCPLD - Complex Programmable Logic Devices
RoHSN
ProductispLSI 5384VE
Number of Macrocells384
Number of Logic Array Blocks - LABs12
Maximum Operating Frequency125 MHz
Propagation Delay - Max6 ns
Number of I/Os44 I/O
Operating Supply Voltage3.3 V
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 105 C
Mounting StyleSMD/SMT
Package / CaseBGA-272
PackagingTray
Height1.6 mm
Length27 mm
Memory TypeEEPROM
Width27 mm
Number of Gates18000
Moisture SensitiveYes
Factory Pack Quantity40
Supply Voltage - Max3.6 V
Supply Voltage - Min3 V
Unit Weight0.110817 oz
ispLSI 5384VE
®
In-System Programmable
3.3V SuperWIDE™ High Density PLD
Features
• Second Generation SuperWIDE HIGH DENSITY
IN-SYSTEM PROGRAMMABLE LOGIC DEVICE
— 3.3V Power Supply
— User Selectable 3.3V/2.5V I/O
— 18000 PLD Gates / 384 Macrocells
— Up to 192 I/O Pins
— 384 Registers
— High-Speed Global Interconnect
— SuperWIDE Generic Logic Block (32 Macrocells) for
Optimum Performance
— SuperWIDE Input Gating (68 Inputs) for Fast
Counters, State Machines, Address Decoders, etc.
— PCB Efficient Ball Grid Array (BGA) Package Options
— Interfaces with Standard 5V TTL Devices
• HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 165 MHz Maximum Operating Frequency
t
pd
= 6.0 ns Propagation Delay
— TTL/3.3V/2.5V Compatible Input Thresholds and
Output Levels
— Electrically Erasable and Reprogrammable
— Non-Volatile
— Programmable Speed/Power Logic Path Optimization
• IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to-
Market, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE AND
3.3V IN-SYSTEM PROGRAMMABLE
• ARCHITECTURE FEATURES
— Enhanced Pin-Locking Architecture with Single-
Level Global Routing Pool and SuperWIDE GLBs
— Wrap Around Product Term Sharing Array Supports
up to 35 Product Terms Per Macrocell
— Macrocells Support Concurrent Combinatorial and
Registered Functions
— Macrocell Registers Feature Multiple Control
Options Including Set, Reset and Clock Enable
— Four Dedicated Clock Input Pins Plus Macrocell
Product Term Clocks
— Programmable I/O Supports Programmable Bus
Hold, Pull-up, Open Drain and Slew Rate Options
— Four Global Product Term Output Enables, Two
Global OE Pins and One Product Term OE per
Macrocell
Functional Block Diagram
Input Bus
Generic
Logic Block
Input Bus
Generic
Logic Block
Input Bus
Generic
Logic Block
Boundary
Scan
Interface
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Global Routing Pool
(GRP)
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Generic
Logic Block
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Input Bus
ispLSI 5000VE Description
The ispLSI 5000VE Family of In-System Programmable
High Density Logic Devices is based on Generic Logic
Blocks (GLBs) of 32 registered macrocells and a single
Global Routing Pool (GRP) structure interconnecting the
GLBs.
Outputs from the GLBs drive the Global Routing Pool
(GRP) between the GLBs. Switching resources are pro-
vided to allow signals in the Global Routing Pool to drive
any or all the GLBs in the device. This mechanism allows
fast, efficient connections across the entire device.
Each GLB contains 32 macrocells and a fully populated,
programmable AND-array with 160 logic product terms
and three extra control product terms. The GLB has 68
inputs from the Global Routing Pool which are available
in both true and complement form for every product term.
The 160 product terms are grouped in 32 sets of five and
sent into a Product Term Sharing Array (PTSA) which
allows sharing up to a maximum of 35 product terms for
a single function. Alternatively, the PTSA can be by-
passed for functions of five product terms or less. The
three extra product terms are used for shared controls:
reset, clock, clock enable and output enable.
Copyright © 2002 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
January 2002
5384ve_05
1

ispLSI 5384VE-125LB272I Related Products

ispLSI 5384VE-125LB272I ispLSI-5384VE-125LF256I ispLSI 5384VE-165LB272 ispLSI 5384VE-80LB272I ispLSI 5384VE-165LF256 ispLSI 5384VE-80LF256I
Description CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAM SUPERWIDE HI DENSITY PLD
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value
Manufacturer Lattice Lattice Lattice Lattice Lattice Lattice
Product Category CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices CPLD - Complex Programmable Logic Devices
RoHS N N N N N N
Product ispLSI 5384VE ispLSI 5384VE ispLSI 5384VE ispLSI 5384VE ispLSI 5384VE ispLSI 5384VE
Number of Macrocells 384 384 384 384 384 384
Number of Logic Array Blocks - LABs 12 12 12 12 12 12
Maximum Operating Frequency 125 MHz 125 MHz 165 MHz 80 MHz 165 MHz 80 MHz
Propagation Delay - Max 6 ns 6 ns 6 ns 6 ns 6 ns 6 ns
Number of I/Os 44 I/O 44 I/O 44 I/O 44 I/O 44 I/O 44 I/O
Operating Supply Voltage 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
Minimum Operating Temperature - 40 C - 40 C 0 C - 40 C 0 C - 40 C
Maximum Operating Temperature + 105 C + 105 C + 70 C + 105 C + 70 C + 105 C
Mounting Style SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
Package / Case BGA-272 BGA-272 FPBGA-256-44 BGA-388 BGA-272 PQFP-208
Packaging Tray Tray Tray Tray Tray Tray
Height 1.6 mm 1.2 mm 1.6 mm 1.6 mm 1.2 mm 1.2 mm
Length 27 mm 17 mm 27 mm 27 mm 17 mm 17 mm
Memory Type EEPROM EEPROM EEPROM EEPROM EEPROM EEPROM
Width 27 mm 17 mm 27 mm 27 mm 17 mm 17 mm
Number of Gates 18000 18000 18000 18000 18000 18000
Moisture Sensitive Yes Yes Yes Yes Yes Yes
Factory Pack Quantity 40 90 40 40 90 90
Supply Voltage - Max 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
Supply Voltage - Min 3 V 3 V 3 V 3 V 3 V 3 V
Unit Weight 0.110817 oz 0.110817 oz - 0.000086 oz 0.110817 oz -
Allwinner heterogeneous multi-core AI intelligent vision V853 development board evaluation - repo installation error solution
[i=s]This post was last edited by IC Crawler on 2022-9-25 18:46[/i]According to the Allwinner V853 SDK download environment, the following error occurs when installing the repo:repo help /usr/bin/env:...
IC爬虫 Domestic Chip Exchange
Simple test method for field effect tube
There are many types of field effect tubes. The following takes the SPP20N60C3 tube as an example. It is an Infineon Cool MOS tube, 600V20A0.19Ω.First of all, be careful not to touch the pins with you...
arui1999 Download Centre
Next-generation battery monitors: How to improve battery safety while increasing accuracy and runtime
In recent years, consumer products such as vacuum cleaners, power tools (such as drills, saws and screwdrivers) and garden tools (such as lawn mowers, edgers and lawn tractors) have transitioned from ...
alan000345 TI Technology Forum
[GigaDevice GD32F310 Review] + First Look at the GD32F310 Development Board
[i=s]This post was last edited by jinglixixi on 2022-5-3 21:27[/i]The GD32F310 development board was delivered before May Day, which was really a pleasure. Its appearance is shown in Figure 1. The MCU...
jinglixixi GD32 MCU
[Flower carving hands-on] Interesting and fun music visualization series of small projects (19) - full-body fiber optic lamp
I suddenly had the urge to do a series of topics on music visualization. This topic is a bit difficult and covers a wide range of areas. The related FFT and FHT algorithms are also quite complicated, ...
eagler8 DIY/Open Source Hardware
Detailed explanation of the principle of lora spread spectrum technology
[size=4] LoRa is an ultra-long-range wireless transmission solution based on spread spectrum technology, and is one of the communication technologies for the Internet of Things. Its name comes from th...
Jacktang RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号