EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT7015L15J

Description
HIGH-SPEED 8K x 9 DUAL-PORT STATIC RAM
File Size167KB,20 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

IDT7015L15J Overview

HIGH-SPEED 8K x 9 DUAL-PORT STATIC RAM

HIGH-SPEED
8K x 9 DUAL-PORT
STATIC RAM
Features:
IDT7015S/L
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Commercial: 12/15/17/20/25/35ns (max.)
– Industrial: 20ns (max.)
– Military: 20/25/35ns (max.)
Low-power operation
– IDT7015S
Active: 750mW (typ.)
Standby: 5mW (typ.)
– IDT7015L
Active: 750mW (typ.)
Standby: 1mW (typ.)
IDT7015 easily expands data bus width to 18 bits or more
using the Master/Slave select when cascading more than
one device
M/S = V
IH
for
BUSY
output flag on Master
M/S = V
IL
for
BUSY
input on Slave
Busy and Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
TTL-compatible, single 5V (±10%) power supply
Available in ceramic 68-pin PGA, 68-pin PLCC, and an 80-
pin TQFP
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Green parts available, see ordering information
Functional Block Diagram
OE
L
CE
L
R/W
L
OE
R
CE
R
R/W
R
I/O
0L
- I/O
8L
I/O
Control
BUSY
L
A
12L
A
0L
(1,2)
I/O
Control
I/O
0R
-I/O
8R
BUSY
R
Address
Decoder
13
(1,2)
MEMORY
ARRAY
13
Address
Decoder
A
12R
A
0R
CE
L
OE
L
R/W
L
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
R
OE
R
R/W
R
SEM
L
(2)
INT
L
NOTES:
1. In MASTER mode:
BUSY
is an output and is a push-pull driver
In SLAVE mode:
BUSY
is input.
2.
BUSY
outputs and
INT
outputs are non-tri-stated push-pull drivers.
M/S
2954 drw 01
SEM
R
(2)
INT
R
APRIL 2006
1
©2006 Integrated Device Technology, Inc.
DSC 2954/7
UnitedSiC (now part of Qorvo) announces industry-leading, high-performance 1200 V Gen 4 SiC FETs
Qorvo recently announced a new generation of 1200V silicon carbide (SiC) field effect transistor (FET) series, which has excellent on-resistance characteristics. The new UF4C/SC series 1200V fourth-ge...
兰博 RF/Wirelessly
BK3432 DC-DC peripheral reference schematic diagram BK3432 DC-DC peripheral reference schematic diagram
BK3432 DC-DC peripheral reference schematic diagram BK3432 DC-DC peripheral reference schematic diagramThis content is originally created by EEWORLD forum user Wireless Master . If you need to reprint...
无线大师 Integrated technical exchanges
MSP430 clock system problem
[size=3] The clock problem of MSP430 has always been vague, and I always forget it, so I decided to write this article to help me remember. The following content is all referenced to online materials ...
fish001 Microcontroller MCU
SD cards all have 4GB/s!
SD EXPRESS BRINGS NEW GIGABYTE SPEED TO SD MEMORY CARDSMemory cards can transfer up to 4GB/s using PCIe 4.0 architectureMay 19, 2020—The SD Association today announced that the SD 8.0 specification fo...
Jacktang Microcontroller MCU
Can DSP28335 realize real-time acquisition of multiple signals?
Experts, I want to use DSP28335 to realize real-time acquisition of 6-channel signals. Is it possible?...
steven_goo DSP and ARM Processors
quartus18.1
Error (10054): Verilog HDL File I/O error at ROM.v(15): can't open Verilog Design File "rom_init.dat". Please help. What should I do if I encounter this problem? Reinstalling the software doesn't help...
我去我去 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号