EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT59910A-2SOI

Description
LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR.
File Size51KB,6 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Compare View All

IDT59910A-2SOI Overview

LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR.

IDT59910A
LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
LOW SKEW
PLL CLOCK DRIVER
TURBOCLOCK™ JR.
FEATURES:
IDT59910A
Eight zero delay outputs
Selectable positive or negative edge synchronization
Synchronous output enable
Output frequency: 15MHz to 100MHz
TTL outputs
3 skew grades:
IDT59910A-2: t
SKEW0
<250ps
IDT59910A-5: t
SKEW0
<500ps
IDT59910A-7: t
SKEW0
<750ps
3-level inputs for PLL range control
PLL bypass for DC testing
External feedback, internal loop filter
46mA I
OL
high drive outputs
Low Jitter: <200ps peak-to-peak
Outputs drive 50Ω terminated lines
Pin-compatible with Cypress CY7B9910
Available in SOIC package
DESCRIPTION:
The IDT59910A is a high fanout phase lock loop clock driver in-
tended for high performance computing and data-communications appli-
cations. The IDT59910A has eight zero delay TTL outputs.
The IDT59910A maintains Cypress CY7B9910 compatibility while pro-
viding two additional features: Synchronous Output Enable (GND/sOE),
and Positive/Negative Edge Synchronization (V
CCQ
/PE). When the GND/
sOE
pin is held low, all the outputs are synchronously enabled (CY7B9910
compatibility). However, if GND/sOE is held high, all the outputs except
Q2 and Q3 are synchronously disabled.
Furthermore, when the V
CCQ
/PE is held high, all the outputs are syn-
chronized with the positive edge of the REF clock input (CY7B9910
compatibility). When V
CCQ
/PE is held low, all the outputs are synchro-
nized with the negative edge of REF.
The FB signal is compared with the input REF signal at the phase
detector in order to drive the VCO. Phase differences cause the VCO of
the PLL to adjust upwards or downwards accordingly.
An internal loop filter moderates the response of the VCO to the
phase detector. The loop filter transfer function has been chosen to
provide minimal jitter (or frequency variation) while still providing accu-
rate responses to input frequency changes.
FUNCTIONAL BLOCK DIAGRAM
V
CCQ
/PE
GND/sOE
Q
0
Q
1
Q
2
Q
3
PLL
REF
Q
4
Q
5
FS
Q
6
Q
7
FB
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2001
Integrated Device Technology, Inc.
SEPTEMBER 2001
DSC 5845/1

IDT59910A-2SOI Related Products

IDT59910A-2SOI IDT59910A IDT59910A-2SO IDT59910A-5SO IDT59910A-5SOI IDT59910A-7SO IDT59910A-7SOI
Description LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR. LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR. LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR. LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR. LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR. LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR. LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号