EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72T36115L10BB

Description
FIFO, 128KX36, 4.5ns, Synchronous, CMOS, PBGA240, 19 X 19 MM, 1 MM PITCH, PLASTIC, BGA-240
Categorystorage   
File Size546KB,57 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDT72T36115L10BB Overview

FIFO, 128KX36, 4.5ns, Synchronous, CMOS, PBGA240, 19 X 19 MM, 1 MM PITCH, PLASTIC, BGA-240

IDT72T36115L10BB Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeBGA
package instructionBGA, BGA240,18X18,40
Contacts240
Reach Compliance Codenot_compliant
ECCN codeEAR99
Is SamacsysN
Maximum access time4.5 ns
Other featuresASYNCHRONOUS OPERATION ALSO POSSIBLE
Maximum clock frequency (fCLK)100 MHz
period time10 ns
JESD-30 codeS-PBGA-B240
JESD-609 codee0
length19 mm
memory density4718592 bit
Memory IC TypeOTHER FIFO
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals240
word count131072 words
character code128000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize128KX36
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA240,18X18,40
Package shapeSQUARE
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)225
power supply1.5/2.5,2.5 V
Certification statusNot Qualified
Maximum seat height1.97 mm
Maximum standby current0.01 A
Maximum slew rate0.06 mA
Maximum supply voltage (Vsup)2.625 V
Minimum supply voltage (Vsup)2.375 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn63Pb37)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature20
width19 mm
Base Number Matches1
2.5 VOLT HIGH-SPEED TeraSync
TM
FIFO 36-BIT CONFIGURATIONS
1,024 x 36, 2,048 x 36, 4,096 x 36,
8,192 x 36, 16,384 x 36, 32,768 x 36,
65,536 x 36, 131,072 x 36 and 262,144 x 36
IDT72T3645, IDT72T3655, IDT72T3665,
IDT72T3675, IDT72T3685, IDT72T3695,
IDT72T36105, IDT72T36115, IDT72T36125
FEATURES:
Choose among the following memory organizations:
IDT72T3645
1,024 x 36
IDT72T3655
2,048 x 36
IDT72T3665
4,096 x 36
IDT72T3675
8,192 x 36
IDT72T3685
16,384 x 36
IDT72T3695
32,768 x 36
IDT72T36105
65,536 x 36
IDT72T36115
131,072 x 36
IDT72T36125
262,144 x 36
Up to 225 MHz Operation of Clocks
User selectable HSTL/LVTTL Input and/or Output
2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
3.3V Input tolerant
Read Enable & Read Clock Echo outputs aid high speed operation
User selectable Asynchronous read and/or write port timing
Mark & Retransmit, resets read pointer to user marked position
Write Chip Select (WCS) input enables/disables Write operations
Read Chip Select (RCS) synchronous to RCLK
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Program programmable flags by either serial or parallel means
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Separate SCLK input for Serial programming of flag offsets
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Big-Endian/Little-Endian user selectable byte representation
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
JTAG port, provided for Boundary Scan function
Available in 208-pin (17mm x 17mm) or 240-pin (19mm x 19mm)
Plastic Ball Grid Array (PBGA)
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
LD
SEN
SCLK
FUNCTIONAL BLOCK DIAGRAM
D
0
-D
n
(x36, x18 or x9)
WEN
WCLK/WR
WCS
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
ASYW
WRITE CONTROL
LOGIC
RAM ARRAY
1,024 x 36, 2,048 x 36
4,096 x 36, 8,192 x 36
16,384 x 36, 32,768 x 36
65,536 x 36, 131,072 x36
262,144 x 36
FLAG
LOGIC
WRITE POINTER
BE
IP
BM
IW
OW
MRS
PRS
TCK
TRST
TMS
TDO
TDI
Vref
WHSTL
RHSTL
SHSTL
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
READ POINTER
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
MARK
ASYR
JTAG CONTROL
(BOUNDARY SCAN)
RCLK/RD
REN
RCS
HSTL I/0
CONTROL
OE
EREN
5907 drw01
Q
0
-Q
n
(x36, x18 or x9)
ERCLK
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The TeraSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
SEPTEMBER 2003
DSC-5907/17
GitHub reveals: Attackers compromised dozens of organizations using stolen OAuth tokens
GitHub revealed today that an attacker is using stolen OAuth user tokens (originally issued to Heroku and Travis-CI) to download data from private repositories. Since the campaign was first discovered...
dcexpert Talking
Design of luminous signboard circuit
Please advise how to proceed...
柯小西 PCB Design
How streamlined is RISC-V? Everything that can be saved is saved!
RISC-V is a typical three-operand, load-store RISC architecture, including three basic instruction sets and six extended instruction sets, as shown in Table 1, where RV32E is a subset of RV32I and is ...
木犯001号 FPGA/CPLD
AD-DC rectification, precision rectification
AD-DC rectification, precision rectification:1. What are the differences between a rectifier bridge, four diode rectification, and op amp rectification?2. After rectification, why is the positive half...
QWE4562009 Discrete Device
【Qinheng RISC-V core CH582】 4 serial port routines and serial port debugging component evaluation
In the development of MCU embedded systems, debugging is essential. For some developers who lack expensive debugging equipment, they need to find another way. Therefore, serial port debugging componen...
kit7828 Domestic Chip Exchange
A brief discussion on the difficulties of developing and debugging RTOS-based systems
Bare metal systems and RTOS systemsToday's embedded systems are becoming more and more complex. They not only have certain computing requirements, but also require GUI to achieve human-computer intera...
MamoYU Real-time operating system RTOS

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号