EEWORLDEEWORLDEEWORLD

Part Number

Search

EPM7256EWM208-20

Description
EE PLD, 20ns, 256-Cell, CMOS, CQFP208
CategoryProgrammable logic devices    Programmable logic   
File Size1MB,66 Pages
ManufacturerAltera (Intel)
Download Datasheet Parametric View All

EPM7256EWM208-20 Overview

EE PLD, 20ns, 256-Cell, CMOS, CQFP208

EPM7256EWM208-20 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
package instructionQFP, QFP208,1.2SQ,20
Reach Compliance Codeunknown
ECCN codeEAR99
Other featuresNO
In-system programmableNO
JESD-30 codeS-XQFP-G208
JESD-609 codee0
JTAG BSTNO
Dedicated input times
Number of macro cells256
Number of terminals208
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize0 DEDICATED INPUTS
Output functionMACROCELL
Package body materialCERAMIC
encapsulated codeQFP
Encapsulate equivalent codeQFP208,1.2SQ,20
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)220
power supply3.3/5,5 V
Programmable logic typeEE PLD
propagation delay20 ns
Certification statusNot Qualified
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
Base Number Matches1
MAX 7000
®
Programmable Logic
Device Family
Data Sheet
September 2005, ver. 6.7
Features...
High-performance, EEPROM-based programmable logic devices
(PLDs) based on second-generation MAX
®
architecture
5.0-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in
MAX 7000S devices
– ISP circuitry compatible with IEEE Std. 1532
Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S
devices
Built-in JTAG boundary-scan test (BST) circuitry in MAX 7000S
devices with 128 or more macrocells
Complete EPLD family with logic densities ranging from 600 to
5,000 usable gates (see
Tables 1
and
2)
5-ns pin-to-pin logic delays with up to 175.4-MHz counter
frequencies (including interconnect)
PCI-compliant devices available
f
For information on in-system programmable 3.3-V MAX 7000A or 2.5-V
MAX 7000B devices, see the
MAX 7000A Programmable Logic Device Family
Data Sheet
or the
MAX 7000B Programmable Logic Device Family Data
Sheet.
Table 1. MAX 7000 Device Features
Feature
Usable
gates
Macrocells
Logic array
blocks
Maximum
user I/O pins
t
PD
(ns)
t
SU
(ns)
t
FSU
(ns)
t
CO1
(ns)
f
CNT
(MHz)
EPM7032
600
32
2
36
6
5
2.5
4
151.5
EPM7064
1,250
64
4
68
6
5
2.5
4
151.5
EPM7096
1,800
96
6
76
7.5
6
3
4.5
125.0
EPM7128E
2,500
128
8
100
7.5
6
3
4.5
125.0
EPM7160E
3,200
160
10
104
10
7
3
5
100.0
EPM7192E
3,750
192
12
124
12
7
3
6
90.9
EPM7256E
5,000
256
16
164
12
7
3
6
90.9
Altera Corporation
DS-MAX7000-6.7
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号