EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61VF12836A-6.5B3I

Description
128KX36 CACHE SRAM, 6.5ns, PBGA165, 15 X 13 MM, TFBGA-165
Categorystorage    storage   
File Size307KB,25 Pages
ManufacturerABLIC
Download Datasheet Parametric View All

IS61VF12836A-6.5B3I Overview

128KX36 CACHE SRAM, 6.5ns, PBGA165, 15 X 13 MM, TFBGA-165

IS61VF12836A-6.5B3I Parametric

Parameter NameAttribute value
MakerABLIC
Parts packaging codeBGA
package instructionTBGA,
Contacts165
Reach Compliance Codeunknown
Maximum access time6.5 ns
Other featuresPIPELINED/FLOW-THROUGH ARCHITECTURE, ALSO OPERATES WITH 3.135V TO 3.465V SUPPLY
JESD-30 codeR-PBGA-B165
length15 mm
memory density4718592 bit
Memory IC TypeCACHE SRAM
memory width36
Number of functions1
Number of terminals165
word count131072 words
character code128000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize128KX36
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
Base Number Matches1
IS61(64)LF12832A IS64VF12832A
IS61(64)LF12836A IS61(64)VF12836A
IS61(64)LF25618A IS61(64)VF25618A
128K x 32, 128K x 36, 256K x 18
4 Mb SYNCHRONOUS FLOW-THROUGH
STATIC RAM
JANUARY 2010
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth expan-
sion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• Power Supply
LF: V
DD
3.3V + 5%, V
DDQ
3.3V/2.5V + 5%
VF: V
DD
2.5V -5% +10%, V
DDQ
2.5V -5% +10%
• JEDEC 100-Pin TQFP, 119-pin PBGA, and
165-pin PBGA packages
• Automotive temperature available
• Lead-free available
IS64VF12832A,
IS61(64)LF/VF12836A and IS61(64)LF/VF25618A are
high-speed, low-power synchronous static RAMs designed
to provide burstable, high-performance memory for commu-
nication and networking applications. The
IS61(64)LF12832A is organized as 131,072 words by 32
bits. The IS61(64)LF/VF12836A is organized as 131,072
words by 36 bits. The IS61(64)LF/VF25618A is organized
as 262,144 words by 18 bits. Fabricated with
ISSI
's
advanced CMOS technology, the device integrates a 2-bit
burst counter, high-speed SRAM core, and high-drive
capability outputs into a single monolithic circuit. All syn-
chronous inputs pass through registers controlled by a
positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be one
to four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
Byte write operation is performed by using byte write
enable (BWE) input combined with one or more individual
byte write signals (BWx). In addition, Global Write (GW) is
available for writing all bytes at one time, regardless of the
byte write controls.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be generated
internally and controlled by the
ADV
(burst address ad-
vance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH or
left floating.
DESCRIPTION
The
ISSI
IS61(64)LF12832A,
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access Time
Cycle Time
Frequency
-6.5
6.5
7.5
133
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc.
Rev. E
01/08/2010
1
Bear Pai Hongmeng Development Board Review - [Building the Compilation Environment]
[i=s]This post was last edited by Unseen on 2021-6-3 00:27[/i]Last time we explained the hardware composition of the Bear Pi development board. What everyone wants to do most is to learn how to use th...
未见 Programming Basics
Recommended power supply books: "Power Supply Design Fundamentals" Chinese version is now on the market!
[align=center][/align] [align=left][font=微软雅黑][color=Blue][size=3]This book is suitable for both beginners and experienced engineers to gain a more comprehensive understanding of the product side of p...
eric_wang Analogue and Mixed Signal
World Cup: Head coach salary comparison
The World Cup has not yet started, and the head coach has become more of a focus than the players. Klinsmann is naturally the top priority, while Van Basten and Eriksson are under no less pressure. Of...
dd999 Talking
Can STM32G431 perform "bit-band operation"?
The data sheet says that the STM32G431 is a cortex-M4 core, which means that in theory it supports bit-band operations.#define BITBAND(addr, bitnum)((addr0xF0000000)+0x2000000+((addr0xFFFFF)5)+(bitnum...
bigbat stm32/stm8
Big news - TI launches the smallest data converter with high integration and high performance!
In the entire system, analog devices occupy a core position. In the fields of industry, communication and personal electronic devices, relatively strict requirements are put forward for analog devices...
alan000345 TI Technology Forum

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号