EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX32A-2FG256

Description
Development Software
CategoryProgrammable logic devices    Programmable logic   
File Size731KB,109 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Download Datasheet Parametric View All

A54SX32A-2FG256 Online Shopping

Suppliers Part Number Price MOQ In stock  
A54SX32A-2FG256 - - View Buy Now

A54SX32A-2FG256 Overview

Development Software

A54SX32A-2FG256 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerMicrosemi
package instructionBGA, BGA256,16X16,40
Reach Compliance Codeunknown
Other features32000 TYPICAL GATES AVAILABLE
maximum clock frequency313 MHz
Combined latency of CLB-Max0.9 ns
JESD-30 codeS-PBGA-B256
JESD-609 codee0
length17 mm
Humidity sensitivity level3
Configurable number of logic blocks2880
Equivalent number of gates48000
Number of entries203
Number of logical units2880
Output times203
Number of terminals256
Maximum operating temperature70 °C
Minimum operating temperature
organize2880 CLBS, 48000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA256,16X16,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)225
power supply2.5,2.5/5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.97 mm
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD/TIN LEAD SILVER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width17 mm
Base Number Matches1
v5.3
SX-A Family FPGAs
u e
Leading-Edge Performance
250 MHz System Performance
350 MHz Internal Performance
Specifications
12,000 to 108,000 Available System Gates
Up to 360 User-Programmable I/O Pins
Up to 2,012 Dedicated Flip-Flops
0.22
μ
/ 0.25
μ
CMOS Process Technology
Features
Hot-Swap Compliant I/Os
Power-Up/Down Friendly (No Sequencing Required
for Supply Voltages)
66 MHz PCI Compliant
Nonvolatile, Single-Chip Solution
Configurable I/O Support for 3.3 V / 5 V PCI, 5 V
TTL, 3.3 V LVTTL, 2.5 V LVCMOS2
2.5 V, 3.3 V, and 5 V Mixed-Voltage Operation with
5 V Input Tolerance and 5 V Drive Strength
Devices Support Multiple Temperature Grades
Configurable Weak-Resistor Pull-Up or Pull-Down
for I/O at Power-Up
Individual Output Slew Rate Control
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Boundary-Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Actel Secure Programming Technology with
FuseLock™ Prevents Reverse Engineering and
Design Theft
Table 1 •
SX-A Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Dedicated Flip-Flops
Maximum Flip-Flops
Maximum User I/Os
Global Clocks
Quadrant Clocks
Boundary Scan Testing
3.3 V / 5 V PCI
Input Set-Up (External)
Speed Grades
2
Temperature Grades
Package (by pin count)
PQFP
TQFP
PBGA
FBGA
CQFP
Notes:
1. A maximum of 512 registers is possible if all 512 C cells are used to build an additional 256 registers.
2. All –3 speed grades have been discontinued.
A54SX08A
8,000
12,000
768
512
256
512
1
130
3
0
Yes
Yes
0 ns
–F, Std, –1, –2
C, I, A, M
208
100, 144
144
A54SX16A
16,000
24,000
1,452
924
528
990
180
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144
144, 256
A54SX32A
32,000
48,000
2,880
1,800
1,080
1,980
249
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144, 176
329
144, 256, 484
208, 256
A54SX72A
72,000
108,000
6,036
4,024
2,012
4,024
360
3
4
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
256, 484
208, 256
February 2007
© 2007 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
PHYTEC's imx8mplus development board review
We received the imx8mplus development board from PHYTEC for evaluation, and last time we had it up, everything was working fine. The official website comes with a paper document for rapid development,...
yijiu98 Toshiba Photorelays TLP3547 Review
[RVB2601 Creative Application Development] 4. Use RTC to record time
[i=s]This post was last edited by hehung on 2022-3-6 19:28[/i]PrefaceRTC is a good choice for recording time. It does not require an external clock chip and can also achieve the purpose of obtaining a...
hehung XuanTie RISC-V Activity Zone
ADN8834 does not work or has current overshoot
1. ADN8834 power-on probability VREF oscillation causes the chip to not work Oscillation phenomenon; Test conditions: VLIM=0V~0.5V, T=25C, VCC RC: 30ohm, 22nf; ICC=10mA when VERF is normal, abnormal c...
这个苹果不太挑 Analog electronics
A brief discussion on the bus differences of ARM Cortex-m0/m4 series
Let’s start with a simple question: How fast can the GPIO flip speed of STM32 (for example, used to simulate timing) be? Write a piece of code to test: [code]void test(void) { for(;;) { GPIOA->ODR = (...
cruelfox MCU
Please help me interpret this article about tl431 bias current
https://www.baidu.com/sf_edu_wenku/view/326acdef172ded630b1cb6b7 I don't know where the original post came from. . The first question. . Are α and β equal in the third equation? Otherwise, how did the...
grove_armweak Power technology
Disable automatic layer selection for routing
I would like to ask how to turn off the automatic layer selection function for routing... When I draw a 4-layer board, I select Signal Layer 1 or Signal Layer 2 for routing, but as soon as I click on ...
bluefox0919 PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号