Home > Communication Circuits > Sample/hold (S/H) circuit diagram

Sample/hold (S/H) circuit diagram

Source: InternetPublisher:无人共我 Keywords: Wireless communication sampling circuit diagram Updated: 2021/09/29

The sample/hold (S/H) circuit is shown in the figure. CP is the sampling/holding pulse. When CP is "0", the analog switch SE1 is open, SE2 and SE3 are closed, and the operational amplifiers A1 and A2 are connected in series to form a large loop feedback circuit. At this time, Uout=Uin, the charging voltage on the capacitor C For Uin, the sampling phase is completed. When CP is "1", SE1 is closed, SE2 and SE3 are disconnected, the operational amplifier A1 forms a voltage follower, and the output terminal is disconnected from A2, so that the capacitor C has no discharge circuit, and the LJN voltage is maintained at C, so Uout= Uin, until the second sampling.

 

Sample/hold (S/H) circuit diagram

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号