N-Channel Enhancement
Mode MOSFET Switch
CORPORATION
3N170 / 3N171
FEATURES
HANDLING PRECAUTIONS
MOS field-effect transistors have extremely high input
resistance and can be damaged by the accumulation of
excess static charge. To avoid possible damage to the device
while wiring, testing, or in actual operation, follow the
procedures outlined below.
1. To avoid the build-up of static charge, the leads of the
devices should remain shorted together with a metal ring
except when being tested or used.
2. Avoid unnecessary handling. Pick up devices by the case
instead of the leads.
TO-72
•
Low Switching Voltages
•
Fast Switching Times
Drain-Source Resistance
•
Low Reverse Transfer Capacitance
Low
•
PIN CONFIGURATION
3. Do not insert or remove devices from circuits with the
power on as transient voltages may cause permanent
damage to the devices.
ABSOLUTE MAXIMUM RATINGS
(T
A
= 25
o
C unless otherwise specified)
D
C,B
G
S
1003
Drain-Gate Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
±35V
Drain-Source Voltage. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25V
Gate-Source Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . .
±35V
Drain Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30mA
Storage Temperature Range . . . . . . . . . . . . . -65
o
C to +200
o
C
Operating Temperature Range . . . . . . . . . . . -55
o
C to +150
o
C
Lead Temperature (Soldering, 10sec) . . . . . . . . . . . . . +300
o
C
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300mW
Derate above 25
o
C . . . . . . . . . . . . . . . . . . . . . . . 2.4mW/
o
C
NOTE:
Stresses above those listed under "Absolute Maximum
Ratings" may cause permanent damage to the device. These are
stress ratings only and functional operation of the device at these or
any other conditions above those indicated in the operational sections
of the specifications is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect device reliability.
ORDERING INFORMATION
Part
3N170-71
X3N170-71
Package
Hermetic TO-72
Sorted Chips in Carriers
Temperature Range
-55
o
C to +150
o
C
-55
o
C to +150
o
C
3N170 / 3N171
CORPORATION
ELECTRICAL CHARACTERISTICS
(T
A
= 25
o
C unless otherwise specified) Substrate connected to source.
SYMBOL
BV
DSS
I
GSS
PARAMETER
Drain-Source Breakdown Voltage
Gate Leakage Current
MIN
25
±10
100
I
DSS
Zero-Gate-Voltage Drain Current
3N170
3N171
I
D(on)
V
DS(on)
r
ds(on)
| Y
fs
|
C
rss
C
iss
C
d(sub)
t
d(on)
t
r
t
d(off)
t
f
"ON" Drain Current
Drain-Source "ON" Voltage
Drain-Source ON Resistance
Forward Transfer Admittance
Reverse Transfer Capacitance (Note 1)
Input Capacitance (Note 1)
Drain-Substrate Capacitance (Note 1)
Turn-On Delay Time (Note 1)
Rise Time (Note 1)
Turn-Off Delay Time (Note 1)
Fall Time (Note 1)
1000
1.3
5.0
5.0
3.0
10
3.0
15
ns
VDD = 10V, I
D(on)
= 10mA,
V
GS(on)
= 10V, V
GS(off)
= 0,
R
G
= 50Ω
pF
1.0
1.5
10
2.0
200
10
1.0
V
GS(th)
Gate-Source Threshold Voltage
2.0
3.0
mA
V
Ω
µS
V
GS
= 10V, V
DS
= 10V
I
D
= 10mA, V
GS
= 10V
V
GS
= 10V, I
D
= 0, f = 1kHz
V
DS
= 10V, I
D
= 2.0mA, f = 1kHz
V
DS
= 0, V
GS
= 0, f = 1MHz
V
DS
= 10V, V
GS
= 0, f = 1MHz
V
D(SUB)
= 10V, f = 1MHz
nA
µA
V
MAX
UNITS
V
pA
TEST CONDITIONS
I
D
= 10µA, V
GS
= 0
V
GS
=
±35V,
V
DS
= 0
V
GS
= 35V, V
DS
= 0, T
A
= 125
o
C
V
DS
= 10V, V
GS
= 0
T
A
= 125
o
C
V
DS
= 10V, I
D
= 10µA
NOTE 1:
For design reference only, not 100% tested.