EEWORLDEEWORLDEEWORLD

Part Number

Search

ASM2P5T905AG-28TT

Description
2.5V single data rate 1:5 clock buffer Terabuffer
Categorylogic    logic   
File Size679KB,19 Pages
ManufacturerPulseCore Semiconductor Corporation
Download Datasheet Parametric Compare View All

ASM2P5T905AG-28TT Overview

2.5V single data rate 1:5 clock buffer Terabuffer

ASM2P5T905AG-28TT Parametric

Parameter NameAttribute value
MakerPulseCore Semiconductor Corporation
package instruction0.173 INCH, GREEN, TSSOP-28
Reach Compliance Codeunknown
series905
Input adjustmentDIFFERENTIAL
JESD-30 codeR-PDSO-G28
length9.7 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Number of functions1
Number of inverted outputs
Number of terminals28
Actual output times5
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
propagation delay (tpd)2.5 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.25 ns
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)2.6 V
Minimum supply voltage (Vsup)2.4 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
width4.4 mm
minfmax250 MHz
November 2006
rev 0.2
2.5V Single Data Rate 1:5 Clock Buffer Terabuffer
ASM2P5T905A
Features
Guaranteed Low Skew < 25pS (max)
Very low duty cycle distortion
High speed propagation delay < 2.5nS. (max)
Up to 250MHz operation
Very low CMOS power levels
1.5V V
DDQ
for HSTL interface
Hot insertable and Over-voltage tolerant inputs
3 level inputs for selectable interface
Selectable HSTL, eHSTL, 1.8V / 2.5V LVTTL, or
LVEPECL input interface
Selectable differential or single-ended inputs and
five single ended outputs
2.5V Supply Voltage
Available in TSSOP Package
to five single-ended outputs buffer built on advanced metal
CMOS technology. The SDR Clock buffer fanout from a
single or differential input to five single-ended outputs
reduces the loading on the preceding driver and provides
an efficient clock distribution network. The ASM2P5T905A
can act as a translator from a differential HSTL, eHSTL,
1.8V/2.5V LVTTL, LVEPECL or single-ended 1.8V/2.5V
LVTTL input to HSTL, eHSTL, 1.8V/2.5V LVTTL outputs.
Selectable interface is controlled by 3 level input signals
that may be hard-wired to appropriate high-mid-low levels.
Multiple power and grounds reduce noise.
Applications:
ASM2P5T905A is targeted towards Clock and signal
distribution.
Functional Description
The ASM2P5T905A 2.5V single data rate (SDR) Clock
buffer is a user-selectable single-ended or differential input
Block Diagram
TxS
GL
G
OUTPUT
CONTROL
Q1
RxS
A
A/V
REF
OUTPUT
CONTROL
Q2
OUTPUT
CONTROL
Q3
OUTPUT
CONTROL
Q4
OUTPUT
CONTROL
Q5
PulseCore Semiconductor Corporation
1715 S. Bascom Ave Suite 200, Campbell, CA 95008
Tel: 408-879-9077
Fax: 408-879-9018
www.pulsecoresemi.com
Notice: The information in this document is subject to change without notice.

ASM2P5T905AG-28TT Related Products

ASM2P5T905AG-28TT ASM2P5T905A ASM2P5T905AF-28TT ASM2I5T905AG-28TT
Description 2.5V single data rate 1:5 clock buffer Terabuffer 2.5V single data rate 1:5 clock buffer Terabuffer 2.5V single data rate 1:5 clock buffer Terabuffer 2.5V single data rate 1:5 clock buffer Terabuffer
Maker PulseCore Semiconductor Corporation - PulseCore Semiconductor Corporation PulseCore Semiconductor Corporation
package instruction 0.173 INCH, GREEN, TSSOP-28 - 0.173 INCH, ROHS COMPLIANT, TSSOP-28 0.173 INCH, GREEN, TSSOP-28
Reach Compliance Code unknown - unknown unknown
series 905 - 905 905
Input adjustment DIFFERENTIAL - DIFFERENTIAL DIFFERENTIAL
JESD-30 code R-PDSO-G28 - R-PDSO-G28 R-PDSO-G28
length 9.7 mm - 9.7 mm 9.7 mm
Logic integrated circuit type LOW SKEW CLOCK DRIVER - LOW SKEW CLOCK DRIVER LOW SKEW CLOCK DRIVER
Number of functions 1 - 1 1
Number of terminals 28 - 28 28
Actual output times 5 - 5 5
Maximum operating temperature 70 °C - 70 °C 85 °C
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TSSOP - TSSOP TSSOP
Package shape RECTANGULAR - RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, THIN PROFILE, SHRINK PITCH - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
propagation delay (tpd) 2.5 ns - 2.5 ns 2.5 ns
Certification status Not Qualified - Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.25 ns - 0.25 ns 0.25 ns
Maximum seat height 1.2 mm - 1.2 mm 1.2 mm
Maximum supply voltage (Vsup) 2.6 V - 2.6 V 2.6 V
Minimum supply voltage (Vsup) 2.4 V - 2.4 V 2.4 V
Nominal supply voltage (Vsup) 2.5 V - 2.5 V 2.5 V
surface mount YES - YES YES
technology CMOS - CMOS CMOS
Temperature level COMMERCIAL - COMMERCIAL INDUSTRIAL
Terminal form GULL WING - GULL WING GULL WING
Terminal pitch 0.65 mm - 0.65 mm 0.65 mm
Terminal location DUAL - DUAL DUAL
width 4.4 mm - 4.4 mm 4.4 mm
minfmax 250 MHz - 250 MHz 250 MHz

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号