EEWORLDEEWORLDEEWORLD

Part Number

Search

UPD44164365AF5-E50-EQ2

Description
DDR SRAM, 512KX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, PLASTIC, BGA-165
Categorystorage    storage   
File Size383KB,40 Pages
ManufacturerNEC Electronics
Download Datasheet Parametric View All

UPD44164365AF5-E50-EQ2 Overview

DDR SRAM, 512KX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, PLASTIC, BGA-165

UPD44164365AF5-E50-EQ2 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerNEC Electronics
Parts packaging codeBGA
package instructionLBGA,
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B165
JESD-609 codee0
length15 mm
memory density18874368 bit
Memory IC TypeDDR SRAM
memory width36
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.51 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
Base Number Matches1
DATA SHEET
MOS INTEGRATED CIRCUIT
μ
PD44164085A, 44164095A, 44164185A, 44164365A
18M-BIT DDRII SRAM SEPARATE I/O
2-WORD BURST OPERATION
Description
The
μ
PD44164085A is a 2,097,152-word by 8-bit, the
μ
PD44164095A is a 2,097,152-word by 9-bit, the
μ
PD44164185A
is a 1,048,576-word by 18-bit and the
μ
PD44164365A is a 524,288-word by 36-bit synchronous double data rate static
RAM fabricated with advanced CMOS technology using full CMOS six-transistor memory cell.
The
μ
PD44164085A,
μ
PD44164095A,
μ
PD44164185A and
μ
PD44164365A integrate unique synchronous peripheral
circuitry and a burst counter. All input registers controlled by an input clock pair (K and K#) are latched on the positive
edge of K and K#.
These products are suitable for application which require synchronous operation, high speed, low voltage, high density
and wide bit configuration.
These products are packaged in 165-pin PLASTIC BGA.
Features
1.8 ± 0.1 V power supply
165-pin PLASTIC BGA package (13 x 15)
HSTL interface
PLL circuitry for wide output data valid window and future frequency scaling
Separate independent read and write data ports
DDR read or write operation initiated each cycle
Pipelined double data rate operation
Separate data input/output bus
Two-tick burst for low DDR transaction size
Two input clocks (K and K#) for precise DDR timing at clock rising edges only
Two output clocks (C and C#) for precise flight time and clock skew matching-clock
and data delivered together to receiving device
Internally self-timed write control
Clock-stop capability. Normal operation is restored in 1,024 cycles after clock is resumed.
User programmable impedance output
<R>
Fast clock cycle time : 3.3 ns (300 MHz), 3.7 ns (270 MHz), 4.0 ns (250 MHz), 5.0 ns (200 MHz)
Simple control logic for easy depth expansion
JTAG boundary scan
<R>
Operating ambient temperature: Commercial T
A
= 0 to +70°C
Industrial
T
A
= –40 to +85°C
(-E33, -E37, -E40, -E50)
(-E37Y, -E40Y, -E50Y)
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with an NEC Electronics
sales representative for availability and additional information.
Document No. M17769EJ3V0DS00 (3rd edition)
Date Published February 2007 NS CP(N)
Printed in Japan
The mark <R> shows major revised points.
2006
The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号