EEWORLDEEWORLDEEWORLD

Part Number

Search

V73CBG02408RFJH7

Description
DRAM,
Categorystorage    storage   
File Size2MB,57 Pages
ManufacturerProMOS Technologies Inc
Environmental Compliance
Download Datasheet Parametric View All

V73CBG02408RFJH7 Overview

DRAM,

V73CBG02408RFJH7 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Objectid145229720696
Reach Compliance Codeunknown
Country Of OriginTaiwan
ECCN codeEAR99
Date Of Intro2020-09-22
YTEOL4.95
access modeMULTI BANK PAGE BURST
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)533 MHz
I/O typeCOMMON
interleaved burst length8
memory density2147483648 bit
Memory IC TypeDDR3 DRAM
memory width4
Number of functions1
Number of ports1
word count536870912 words
character code512000000
Operating modeSYNCHRONOUS
Maximum operating temperature95 °C
Minimum operating temperature
organize512MX4
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
refresh cycle8192
self refreshYES
Continuous burst length8
Maximum supply voltage (Vsup)1.575 V
Minimum supply voltage (Vsup)1.425 V
Nominal supply voltage (Vsup)1.5 V
surface mountYES
technologyCMOS
Terminal formBALL
Terminal locationBOTTOM
V73CAG02(808/168)RF
HIGH PERFORMANCE 2Gbit DDR3 SDRAM
8 BANKS X 32Mbit X 8
8 BANKS X 16Mbit X 16
- G6
DDR3-800
Clock Cycle Time ( t
CK5, CWL=5
)
Clock Cycle Time ( t
CK6, CWL=5
)
Clock Cycle Time ( t
CK7, CWL=6
)
Clock Cycle Time ( t
CK8, CWL=6
)
Clock Cycle Time ( t
CK9, CWL=7
)
Clock Cycle Time ( t
CK10, CWL=7
)
Clock Cycle Time ( t
CK11, CWL=8
)
Clock Cycle Time ( t
CK13, CWL=9
)
Clock Cycle Time ( t
CK14, CWL=10
)
System Frequency (f
CK max
)
3.0ns
2.5ns
-
-
-
-
-
-
-
400 MHz
- H7
DDR3-1066
3.0ns
2.5ns
1.875 ns
1.875 ns
-
-
-
-
-
533 MHz
- I9
DDR3-1333
3.0ns
2.5 ns
1.875 ns
1.875 ns
1.5 ns
1.5 ns
-
-
-
667 MHz
- J11
DDR3-1600
3.0ns
2.5 ns
1.875 ns
1.875 ns
1.5 ns
1.5 ns
1.25 ns
-
-
800 MHz
- K13
DDR3-1866
3.0ns
2.5 ns
1.875 ns
1.875 ns
1.5 ns
1.5 ns
1.25 ns
1.07 ns
-
933 MHz
- L14
DDR3-2133
3.0ns
2.5 ns
1.875 ns
1.875 ns
1.5 ns
1.5 ns
1.25 ns
1.07 ns
0.938 ns
1066 MHz
Specifications
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Density : 2G bits
Organization :
- 32M words x 8 bits x 8 banks (V73CAG02808RF)
- 16M words x 16 bits x 8 banks (V73CAG02168RF)
Package :
- 78-ball FBGA for X8 / 96-ball FBGA for X16
- Lead-free (RoHS compliant) and Halogen-free
Power supply : VDD, VDDQ = 1.5V ± 0.075V
Data rate : 800Mbps/1066Mbps/1333Mbps/1600Mbps/1866Mbps/
2133Mbps
1KB page size for X8 / 2KB page size for X16
- Row address: A0 to A14 (V73CAG02808RF)
- Row address: A0 to A13 (V73CAG02168RF)
- Column address: A0 to A9
Eight internal banks for concurrent operation
Burst lengths (BL) : 8 and 4 with Burst Chop (BC)
Burst type (BT) :
- Sequential (8, 4 with BC)
- Interleave (8, 4 with BC)
CAS Latency (CL) : 5, 6, 7, 8, 9, 10, 11, 13, 14
CAS Write Latency (CWL) : 5, 6, 7, 8, 9, 10
Precharge : auto precharge option for each burst access
Driver strength : RZQ/7, RZQ/6 (RZQ = 240
Ω)
Refresh : auto-refresh, self-refresh
Refresh cycles :
- Average refresh period
7.8
μs
at 0°C
Tc
+85°C
3.9
μs
at +85°C < Tc
+95°C
Operating case temperature range
- Commercial Tc = 0°C to +95°C
- Industrial Tc = -40°C to +95°C
- Automotive Tc = -40°C to +105°C
Features
-
-
-
-
-
-
-
-
-
-
Double-data-rate architecture; two data transfers per clock cycle
The high-speed data transfer is realized by the 8 bits prefetch pipe-
lined architecture
Bi-directional differential data strobe (DQS and DQS) is transmitted/
received with data for capturing data at the receiver
DQS is edge-aligned with data for READs; center-aligned with data
for WRITEs
Differential clock inputs (CK and CK)
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and data mask
referenced to both edges of DQS
Data mask (DM) for write data
Posted CAS by programmable additive latency for better command
and data bus efficiency
On-Die Termination (ODT) for better signal quality
- Synchronous ODT
- Dynamic ODT
- Asynchronous ODT
Multi Purpose Register (MPR) for pre-defined pattern read out
ZQ calibration for DQ drive and ODT
Programmable Partial Array Self-Refresh (PASR)
RESET pin for Power-up sequence and reset function
SRT range : Normal/extended
Programmable Output driver impedance control
-
-
-
-
-
-
Device Usage Chart
Operating
Temperature
Range
0°C
Tc
95°C
-40°C
Tc
95°C
-40°C
Tc
105°C
Package Outline
78-ball FBGA
96-ball FBGA
- G6
- H7
1
Speed
- I9
- J11
- K13
- L14
Power
Std.
L
Temperature
Mark
Blank
I
H
V73CAG02(808/168)RF Rev.1.1 September 2020

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号