EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT71V67603S133PFI

Description
IC sram 9mbit 133mhz 100tqfp
Categorystorage   
File Size424KB,23 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

IDT71V67603S133PFI Overview

IC sram 9mbit 133mhz 100tqfp

256K X 36, 512K X 18
IDT71V67603/Z
3.3V Synchronous SRAMs
IDT71V67803/Z
3.3V I/O, Burst Counter
Pipelined Outputs, Single Cycle Deselect
Features
256K x 36, 512K x 18 memory configurations
Supports high system speed:
– 166MHz 3.5ns clock access time
– 150MHz 3.8ns clock access time
– 133MHz 4.2ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte
write enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O supply (V
DDQ
)
Packaged in a JEDEC Standard 100-pin thin plastic quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA).
Description
The IDT71V67603/7803 are high-speed SRAMs organized as
256K x 36/512K x 18. The IDT71V67603/7803 SRAMs contain write,
data, address and control registers. Internal logic allows the SRAM to
generate a self-timed write based upon a decision which can be left until
the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V67603/7803 can provide four cycles of
data for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V67603/7803 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm 100-
pin thin plastic quad flatpack (TQFP), a 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5310 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V67802.
FEBRUARY 2009
1
©2007 Integrated Device Technology, Inc.
DSC-5310/07
Recruiting embedded system development engineers Annual salary: 200,000-500,000 | Experience: 5 years or more | Work location: Beijing
Job Description:1. Participate in the design and development of software modules, writing module test cases, and inter-module docking (multi-threading/process processing, etc.);2. Adapt and transplant...
ViviWong Recruitment
ADC question
Regarding the ADC problem, the sampling frequency is 20K, and the signal repetition frequency is 0-5KHZ. In this way, the sample points collected are 2000, but the actual sample points collected are a...
小小开发 Integrated technical exchanges
Hetai MCU Problem
Hetai MCU Problem ------- I want to ask about a Hetai 10-bit MCU, HT45F67. The DACO is 0.4V. But the OP output is 0.395V, a difference of 5mV, which causes the blood sugar test data to be low. (The OP...
QWE4562009 Domestic Chip Exchange
Basic knowledge of FPGA architecture and applications
FPGA stands for Field Programmable Gate Array, which is a semiconductor logic chip that can be programmed into almost any type of system or digital circuit, similar to a PLD. PLDs are limited to a few...
朗锐智科 FPGA/CPLD
Selection summary of mainstream Bluetooth BLE MESH module Bluetooth chip IC
1. Introduction Since the launch of the BLE Bluetooth mesh protocol stack, it has been attracting the attention of many developers. However, the application ecosystem is very scarce now, so the source...
火辣西米秀 RF/Wirelessly
Is your phone RF ready for 5G?
[i=s]This post was last edited by alan000345 on 2019-3-29 08:32[/i] [align=left][align=center][/align][/align][align=left][color=rgb(63, 63, 63)][font=-apple-system-font, BlinkMacSystemFont, "][size=1...
alan000345 RF/Wirelessly

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号