EEWORLDEEWORLDEEWORLD

Part Number

Search
 PDF

FM3DF73P2464MLF

Description
Cable Assembly,
CategoryThe connector    Connector bracket   
File Size497KB,2 Pages
ManufacturerAmphenol
Websitehttp://www.amphenol.com/
Environmental Compliance
Download Datasheet Parametric View All

FM3DF73P2464MLF Overview

Cable Assembly,

FM3DF73P2464MLF Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Objectid7159827277
Reach Compliance Codecompliant
YTEOL8.57
ConnectorSide1LC
ConnectorSide2MT-RJ FEMALE
Connector bracket typeCABLE ASSEMBLY
length64 mm
Maximum operating temperature70 °C
Minimum operating temperature-20 °C
shieldNO
Wire and Cable NamesCOMMUNICATION CABLE
Power supply design that achieves low leakage current while ensuring EMI performance Haha, look at it·
Power supply design that achieves low leakage current while maintaining EMI performance[ Print ][ Return ]在AC-DC开关电源中,漏电流最主要的来源是Y类电容。通过使用变压器屏蔽绕组或在输入级加入一个扼流圈,可以显著地降低Y电容的数值或在某些场合去除它,从而降低漏电流并且仍满足有一定裕量的传导...
fighting Analog electronics
Demystifying low Iq: How to design near 100% duty cycle for ultra-low power applications using WEBENCH
Many battery-powered applications require a buck converter to operate at 100% duty cycle, where V IN is close to V OUT , to extend battery life when the battery voltage reaches its minimum value. For ...
alan000345 TI Technology Forum
Graduation project needs advice
I am a senior in college. I don't know what to do for my graduation project in communication engineering. I would like some advice from an expert....
ZF追风 DIY/Open Source Hardware
HDMI application market has broad prospects
High-Definition Multimedia Interface (HDMI) has become a widely used interface standard for digital televisions and consumer electronics products, bringing high-quality experience to home entertainmen...
rain MCU
Please tell me how to use logic circuit to generate such timing
As shown in the figure below, A and B are inputs, and C is output. After B generates a high level, C outputs a high level at the rising edge of A. C outputs a low level at the rising edge of B. If B m...
littleshrimp FPGA/CPLD
TPS5430 12V input 5V output is too low
[i=s]This post was last edited by liunixy on 2019-6-5 19:23[/i]As shown in the figure above, the input is 12V and the designed output is 5V, but the actual output voltage is only about 3V when no load...
liunixy Power technology

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号