EEWORLDEEWORLDEEWORLD

Part Number

Search

EPF10K30EPC208-1

Description
Loadable PLD, 8ns, CMOS, PQFP208, 30.60 X 30.60 MM, 0.50 MM PITCH, PLASTIC, QFP-208
CategoryProgrammable logic devices    Programmable logic   
File Size2MB,120 Pages
ManufacturerAltera (Intel)
Download Datasheet Parametric View All

EPF10K30EPC208-1 Overview

Loadable PLD, 8ns, CMOS, PQFP208, 30.60 X 30.60 MM, 0.50 MM PITCH, PLASTIC, QFP-208

EPF10K30EPC208-1 Parametric

Parameter NameAttribute value
Objectid1528889853
Parts packaging codeQFP
package instructionFQFP,
Contacts208
Reach Compliance Codeunknown
JESD-30 codeS-PQFP-G208
JESD-609 codee3
length28 mm
Dedicated input times4
Number of I/O lines147
Number of terminals208
Maximum operating temperature70 °C
Minimum operating temperature
organize4 DEDICATED INPUTS, 147 I/O
Output functionMIXED
Package body materialPLASTIC/EPOXY
encapsulated codeFQFP
Package shapeSQUARE
Package formFLATPACK, FINE PITCH
Programmable logic typeLOADABLE PLD
propagation delay8 ns
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage2.625 V
Minimum supply voltage2.375 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
width28 mm
FLEX 10KE
®
Embedded Programmable
Logic Family
Data Sheet
September 2000, ver. 2.10
Features...
s
s
s
Embedded programmable logic devices (PLDs), providing
system-on-a-programmable-chip integration in a single device
Enhanced embedded array for implementing megafunctions
such as efficient memory and specialized logic functions
Dual-port capability with up to 16-bit width per embedded array
block (EAB)
Logic array for general logic functions
High density
30,000 to 200,000 typical gates (see
Tables 1
and
2)
Up to 98,304 RAM bits (4,096 bits per EAB), all of which can be
used without reducing logic capacity
System-level features
– MultiVolt
TM
I/O pins can drive or be driven by 2.5-V, 3.3-V, or
5.0-V devices
Low power consumption
Bidirectional I/O performance (t
SU
and
t
CO
) up to 212 MHz
– Fully compliant with the PCI Special Interest Group (PCI SIG)
PCI Local Bus Specification, Revision 2.2
for 3.3-V operation at
33 MHz or 66 MHz
-1 speed grade devices are compliant with
PCI Local Bus
Specification, Revision 2.2,
for 5.0-V operation
Built-in Joint Test Action Group (JTAG) boundary-scan test
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available
without consuming additional device logic
f
For information on 5.0-V FLEX
®
10K or 3.3-V FLEX 10KA devices, see the
FLEX 10K Embedded Programmable Logic Family Data Sheet.
Table 1. FLEX 10KE Device Features
Feature
Typical gates
(1)
Maximum system gates
Logic elements (LEs)
EABs
Total RAM bits
Maximum user I/O pins
EPF10K30E
30,000
119,000
1,728
6
24,576
220
EPF10K50E
EPF10K50S
50,000
199,000
2,880
10
40,960
254
EPF10K100B
100,000
158,000
4,992
12
24,576
191
Altera Corporation
A-DS-F10KE-02.10
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号