DDR3L
ECC ADDRESS PARITY
VLP MINI-DIMM
Features
•
JEDEC standard Power Supply
o
VDD = VDDQ =1.35V (1.283V to 1.45V)
o
VDDSPD = +3.0V to +3.6V
o
Backward Compatible with 1.5V DDR3 DIMMs
VDD = 1.5V (1.425V to 1.575V)
244pin Mini registered Dual-In-Line Memory Module with
parity bit for address and control bus.
8 Internal Banks.
Programmable CAS Latency:
5,6,7,8,9,10,11,12,13
Programmable CAS Write Latency (CWL).
Programmable Additive Latency (Posted CAS).
Fixed burst chop (BC) of 4 and burst length (BL) of 8 via
the mode register set (MRS)
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
Selectable BC4 or BL8 on-the-fly (OTF)
On-Die-Termination (ODT) and Dynamic ODT for improved
signal integrity.
Refresh. Self Refresh and Power Down Modes.
ZQ Calibration for output driver and ODT.
System Level Timing Calibration Support via Write Leveling
and Multi Purpose Register (MPR) Read Pattern.
Serial Presence Detect with EEPROM.
On-DIMM Thermal Sensor.
Asynchronous Reset.
Mini RDIMM dimensions: 82 mm x 18.75 mm.
RoHS Compliant* (see last page)
Nomenclature
Module Standard
PC3-6400
PC3 -8500
PC3-10600
PC3-12800
PC3-14928
SDRAM Standard
DDR3-800
DDR3-1066
DDR3-1333
DDR3-1600
DDR3-1866
Clock
400MHz
533MHz
667MHz
800MHz
933MHz
Viking Technology♦20091 Ellipse♦Foothill Ranch, CA 92610
Tel (800) 338-2361 Fax (949) 666-8159♦Website:
http://www.vikingtechnology.com
This Data Sheet is subject to change without notice.
Doc. # PS7WAxx7298xxx-LF
Revision B
Page 2 of 31
DDR3L
ECC ADDRESS PARITY
VLP MINI-DIMM
PIN FUNCTION DESCRIPTION
SYMBOL
CK0
CK0#
CKE[1:0]
TYPE
IN
IN
IN
POLARITY
Positive Edge
Negative Edge
Active High
DESCRIPTION
Positive line of the differential pair of system clock inputs that drives input to the on-DIMM
Clock Driver.
Negative line of the differential pair of system clock inputs that drives the input to the on-
DIMM Clock Driver.
CKE HIGH activates, and CKE LOW deactivates internal clock signals, and device input
buffers and output drivers of the SDRAMs. Taking CKE LOW provides PRECHARGE
POWER-DOWN and SELF REFRESH operation (all banks idle), or ACTIVE POWER
DOWN (row ACTIVE in any bank)
Enables the associated SDRAM command decoder when low and disables decoder when
high. When decoder is disabled, new commands are ignored and previous operations
continue. These input signals also disable all outputs (except CKE and ODT) of the
register(s) on the DIMM when both inputs are high. When both S[1:0] are high, all register
outputs (except CKE, ODT and Chip select) remain in the previous state. For modules
supporting 4 ranks, S[3:2] operate similarly to S[1:0] for a second set of register outputs.
On-Die Termination control signals
When sampled at the positive rising edge of the clock, CAS#, RAS#, and WE# define the
operation to be executed by the SDRAM.
Reference voltage for DQ0-DQ63 and CB0-CB7.
Reference voltage for A0-A15, BA0-BA2, RAS#, CAS#, WE#, S0#, S1#, CKE0, CKE1,
Par_In, ODT0 and ODT1.
Selects which SDRAM bank of eight is activated. BA0 - BA2 define to which bank an
Active, Read, Write or Precharge command is being applied. Bank address also
determines mode register is to be accessed during an MRS cycle.
Provided the row address for Active commands and the column address
and Auto Precharge bit for Read/Write commands to select one location out of the
memory array in the respective bank. A10 is sampled during a Precharge command to
determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10
HIGH). If only one bank is to be precharged, the bank is selected by BA. A12 is also
utilized for BL 4/8 identification for ‘’BL on the fly’’ during CAS# command. The address
inputs also provide the op-code during Mode Register Set commands.
Data and Check Bit Input/Output pins
Power and ground for the DDR SDRAM input buffers and core logic.
Masks write data when high, issued concurrently with input data.
Power and ground for the DDR SDRAM input buffers and core logic.
Termination Voltage for Address/Command/Control/Clock nets.
Positive line of the differential data strobe for input and output data.
Negative line of the differential data strobe for input and output data.
TDQS, TDQS# is applicable for X8 DRAMs only. When enabled via Mode Register A11=1
in MR1, DRAM will enable the same termination resistance function on TDQS, TDQS#
that is applied to DQS, DQS#. When disabled via mode register A11=0 in MR1, DM,
TDQS will provide the data mask function and TDQS# is not used. X4/X16 DRAMs must
disable the TDQS function via mode register A11=0 in MR1
These signals are tied at the system planar to either VSS or VDDSPD to configure the
serial SPD EEPROM address range.
This bidirectional pin is used to transfer data into or out of the SPD EEPROM. A resistor
must be connected from the SDA bus line to V
DDSPD
on the system planar to act as a
pull-up.
This signal is used to clock data into and out of the SPD EEPROM. A resistor may be
connected from the SCL bus time to VDDSPD on the system planar to act as a pull-up.
S[3:0]#
IN
Active Low
ODT[1:0]
RAS#, CAS#,
WE#
VREFDQ
VREFCA
BA[2:0]
IN
IN
Supply
Supply
IN
Active High
Active Low
-
A[15:13,
12/BC,11,
10/AP,9:0]
DQ [63:0],
CB [7:0]
VDD, VSS
DM [8:0]
VDD, VSS
VTT
DQS[17:0]
DQS [17:0]#
TDQS[17:9],
TDQS[17:9]#
SA [2:0]
SDA
SCL
IN
-
I/O
Supply
IN
Supply
Supply
I/O
I/O
OUT
-
-
Active High
Positive Edge
Negative Edge
IN
I/O
IN
-
-
-
Viking Technology♦20091 Ellipse♦Foothill Ranch, CA 92610
Tel (800) 338-2361 Fax (949) 666-8159♦Website:
http://www.vikingtechnology.com
This Data Sheet is subject to change without notice.
Doc. # PS7WAxx7298xxx-LF
Revision B
Page 4 of 31
DDR3L
ECC ADDRESS PARITY
VLP MINI-DIMM
PIN FUNCTION DESCRIPTION
SYMBOL
EVENT#
VDDSPD
RESET#
Par_In
Err_Out#
TEST
TYPE
OUT
(open drain)
Supply
IN
IN
OUT
POLARITY
Active Low
-
DESCRIPTION
This signal indicates that a thermal event has been detected in the thermal sensing
device. The system should guarantee the electrical level requirement is met for the
EVENT pin on TS/SPD part.
Serial EEPROM positive power supply wired to a separate power pin at the connector
which supports from 3.0 Volt to 3.6 Volt (nominal 3.3V) operation.
The RESET pin is connected to the RST pin on the register and to the OE pin on the PLL.
When low, all register outputs will be driven low and the PLL clocks to the DRAMs and
register(s) will be set to low level (the PLL will remain synchronized with the input clock)
Parity bit for the Address and Control bus. (“1 “: Odd, “0 “: Even)
Parity error found in the Address and Control bus
Used by memory bus analysis tools (unused (NC) on memory DIMMs)
Viking Technology♦20091 Ellipse♦Foothill Ranch, CA 92610
Tel (800) 338-2361 Fax (949) 666-8159♦Website:
http://www.vikingtechnology.com
This Data Sheet is subject to change without notice.
Doc. # PS7WAxx7298xxx-LF
Revision B
Page 5 of 31