EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD813F1V-12MIT

Description
Flash In-System Programmable (ISP) Peripherals for 8-bit MCUs, 3.3V
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size651KB,110 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Environmental Compliance
Download Datasheet Parametric View All

PSD813F1V-12MIT Overview

Flash In-System Programmable (ISP) Peripherals for 8-bit MCUs, 3.3V

PSD813F1V-12MIT Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Parts packaging codeQFP
package instructionQFP, QFP52,.52SQ
Contacts52
Reach Compliance Codecompli
Has ADCNO
Maximum access time1.2e-7 ns
Address bus width16
bit size8
DMA channelNO
External data bus width16
JESD-30 codeS-PQFP-G52
JESD-609 codee4
length10 mm
Number of I/O lines27
Number of terminals52
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
PWM channelNO
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Encapsulate equivalent codeQFP52,.52SQ
Package shapeSQUARE
Package formFLATPACK
power supply3.3 V
Certification statusNot Qualified
ROM size (bits)1310720 Bits
Maximum standby current0.0001 A
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceNickel/Palladium/Gold (Ni/Pd/Au)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
UV erasableN
width10 mm
uPs/uCs/peripheral integrated circuit typeMICROCONTROLLER
Base Number Matches1
PSD813F1V
Flash In-System Programmable (ISP)
Peripherals for 8-bit MCUs, 3.3V
FEATURES SUMMARY
DUAL BANK FLASH MEMORIES
– 1 Mbit of Primary Flash Memory (8
Uniform Sectors)
– 256 Kbit Secondary EEPROM (4 Uniform
Sectors)
– Concurrent operation: read from one
memory while erasing and writing the
other
16 Kbit SRAM (BATTERY-BACKED)
PLD WITH MACROCELLS
– Over 3,000 Gates Of PLD: DPLD and
CPLD
– DPLD - User-defined Internal chip-select
decoding
– CPLD with 16 Output Macrocells (OMCs)
and 24 Input Macrocells (IMCs)
27 RECONFIGURABLE I/Os
– 27 individually configurable I/O port pins
that can be used for the following
functions:
MCU I/Os;
PLD I/Os;
Latched MCU address output; and
Special function I/Os.
Note:
16 of the I/O ports may be
configured as open-drain outputs.
ENHANCED JTAG SERIAL PORT
– Built-in JTAG-compliant serial port allows
full-chip In-System Programmability (ISP)
– Efficient manufacturing allows for easy
product testing and programming
PAGE REGISTER
– Internal page register that can be used to
expand the microcontroller address space
by a factor of 256.
PROGRAMMABLE POWER MANAGEMENT
Figure 1. Packages
PQFP52 (M)
PLCC52 (J)
TQFQ64 (U)
HIGH ENDURANCE:
– 100,000 Erase/WRITE Cycles of Flash
Memory
– 10,000 Erase/WRITE Cycles of EEPROM
– 1,000 Erase/WRITE Cycles of PLD
– Data Retention: 15-year minimum at 90°C
(for Main Flash, Boot, PLD and
Configuration bits).
SINGLE SUPPLY VOLTAGE:
– 3.3V±10% for PSD813F1V
STANDBY CURRENT AS LOW AS 50µA
June 2004
1/110
CLUE DICE
https://learn.adafruit.com/clue-dice-roller...
dcexpert MicroPython Open Source section
[RISC-V MCU CH32V103 Review] + Timer Test and System Summary
The clock system was not tested in a hurry because I didn't know much about the whole system. Before this test, I made a "simple comparison" between the RISC-V system and the ARM-Mx system. For this p...
bigbat Domestic Chip Exchange
Bluetooth Low Energy (BLE) peripheral mode (peripheral) - using BLE as a server
[size=4][color=#000000][backcolor=white]Android support for peripheral mode[/backcolor][/color][/size] [size=4][color=#000000][backcolor=white]Supported only since Android 5.0[/backcolor][/color][/siz...
fish001 Wireless Connectivity
The problem of the total distortion increasing after the signal passes through the op amp filter circuit
[i=s]This post was last edited by flyriz on 2020-12-26 22:15[/i]Hello everyone, I am designing an acoustic measurement amplifier, which has a signal amplification output function. The amplifier circui...
flyriz Analog electronics
FPGA implementation of the design of RU algorithm encoder (LDPC encoder)
FPGA implementation of the design of RU algorithm encoder (LDPC encoder)...
雷北城 Altera SoC
[NXP Rapid IoT Review] + Laptop Bluetooth Interaction with Rapid IOT
[i=s]This post was last edited by flyword on 2019-1-12 18:37[/i] The ultimate goal of this evaluation is to simply implement a web application and obtain the parameters of the environmental sensor by ...
flyword RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号