EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61LF102418B-7.5B2I

Description
Standard SRAM, 1MX18, 7.5ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, MS-028, BGA-119
Categorystorage    storage   
File Size2MB,35 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Parametric View All

IS61LF102418B-7.5B2I Overview

Standard SRAM, 1MX18, 7.5ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, MS-028, BGA-119

IS61LF102418B-7.5B2I Parametric

Parameter NameAttribute value
Objectid1424524872
package instructionHBGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN code3A991.B.2.A
YTEOL5.75
Maximum access time7.5 ns
JESD-30 codeR-PBGA-B119
length22 mm
memory density18874368 bit
Memory IC TypeSTANDARD SRAM
memory width18
Number of functions1
Number of terminals119
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1MX18
Package body materialPLASTIC/EPOXY
encapsulated codeHBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, HEAT SINK/SLUG
Parallel/SerialPARALLEL
Maximum seat height3.5 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
width14 mm
IS61LF51236(32)B/IS61VF51236(32)B/IS61VVF51236(32)B
IS61LF102418B/IS61VF102436B/IS61VVF102418B
512K x36 and 1024K x18 18Mb,
SYNCHRONOUS FLOW-THROUGH SRAM
OCTOBER 2015
FEATURES
Internal self-timed write cycle
Individual Byte Write Control and Global Write
Clock controlled, registered address, data and
control
Burst sequence control using MODE input
Three chip enable option for simple depth
expansion and address pipelining
Common data inputs and data outputs
Auto Power-down during deselect
Single cycle deselect
Snooze MODE for reduced-power standby
JEDEC 100-pin QFP, 165-ball BGA and 119-ball
BGA packages
Power supply:
LF: V
DD
3.3V (± 5%), V
DDQ
3.3V/2.5V (± 5%)
VF: V
DD
2.5V (± 5%), V
DDQ
2.5V (± 5%)
VVF: V
DD
1.8V (± 5%), V
DDQ
1.8V (± 5%)
JTAG Boundary Scan for BGA packages
Commercial, Industrial and Automotive
temperature support
Lead-free available
For leaded options, please contact ISSI
DESCRIPTION
The 18Mb product family features high-speed, low-
power synchronous static RAMs designed to provide
burstable, high-performance memory for
communication and networking applications. The
IS61(64)LF/VF/VVF51236(32)B organized as 524,288
words by 36(32)bits. The IS61(64)LF/VF/VVF102418B
are organized as 1,048,576 words by 18 bits.
Fabricated with ISSI's advanced CMOS technology,
the device integrates a 2-bit burst counter, high-speed
SRAM core, and high-drive capability outputs into a
single monolithic circuit. All synchronous inputs pass
through registers controlled by a positive-edge-
triggered single clock input.
Write cycles are internally self-timed and are initiated
by the rising edge of the clock input. Write cycles can
be one to four bytes wide as controlled by the write
control inputs.
Separate byte enables allow individual bytes to be
written. The byte write operation is performed by using
the byte write enable (/BWE) input combined with one
or more individual byte write signals (/BWx). In
addition, Global Write (/GW) is available for writing all
bytes at one time, regardless of the byte write controls.
Bursts can be initiated with either /ADSP (Address
Status Processor) or /ADSC (Address Status Cache
Controller) input pins. Subsequent burst addresses can
be generated internally and controlled by the /ADV
(burst address advance) input pin.
The mode pin is used to select the burst sequence
order. Linear burst is achieved when this pin is tied
LOW. Interleave burst is achieved when this pin is tied
HIGH or left floating
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access
Time
Cycle time
Frequency
-6.5
6.5
7.5
133
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. C
09/12/2015
1
A python comic
...
dcexpert MicroPython Open Source section
A display solution for APF system information——Based on Topmicro intelligent display module
A display solution for APF system information——Based on Topmicro intelligent display module 1. IntroductionThe advancement of science and technology has affected the development of all industries, amo...
慈俭不敢为人先 Analog electronics
Is there any way in KEIL4 to find out whether == in IF() is written as =?
Is there any way to find out whether == in IF() is written as = in KEIL4?...
深圳小花 MCU
[Analog Electronics Course Selection Test] + Strongly targeted functions
Analog Electronics Course Selection Test Click on the Analog Electronics Course Selection Test to enter a dialog box, prompting you to the field you are interested in. Click on the corresponding optio...
百万千万 TI Technology Forum
Why does CCS need to install a driver?
CCS is an open software platform that can support different hardware interfaces. Therefore, different hardware interfaces must be connected to CCS through standard drivers. What is the role of Link's ...
Aguilera DSP and ARM Processors
The age of gadgets freeing your hands
This is a picture that shows the efforts of RF workers. It is free. You need to verify the accuracy of the data yourself....
btty038 RF/Wirelessly

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号