DSC8102
DSC8122
Programmable Low-Jitter Precision LVPECL Oscillator
General Description
The DSC8102 & DSC8122 series of high
performance field-programmable oscillators
utilizes a proven silicon MEMS technology to
provide excellent jitter and stability over a
wide
range
of
supply
voltages
and
temperatures.
Using the TIMEFLASH
programmer, the end user can easily
program the oscillators’ frequency in the field
for immediate testing or use in advance
prototype development or production.
DSC8102 has a standby feature allowing it to
completely power-down when EN pin is
pulled low; whereas for DSC8122, only the
outputs are disabled when EN is low. Both
oscillators are available in industry standard
packages, including the small 3.2x2.5 mm
2
,
and are “drop-in” replacement for standard
6-pin LVPECL quartz oscillators.
Features
Low RMS Phase Jitter: <1 ps (typ)
High Stability: ±10, ±25, ±50 ppm
Wide Temperature Range
o
Industrial: -40° to 85° C
o
Ext. commercial: -20° to 70° C
High Supply Noise Rejection: -50 dBc
Short Lead Time: 2 Weeks
Wide Freq. Range: 10 to 460 MHz
Small Industry Standard Footprints
o
2.5x2.0, 3.2x2.5, 5.0x3.2, & 7.0x5.0 mm
Excellent Shock & Vibration Immunity
o
Qualified to MIL-STD-883
High Reliability
o
20x better MTF than quartz oscillators
Low Current Consumption
Supply Range of 2.25 to 3.6 V
Standby & Output Enable Function
Lead Free & RoHS Compliant
LVDS & HCSL Versions Available
Block Diagram
Applications
Storage Area Networks
o
SATA, SAS, Fibre Channel
Passive Optical Networks
o
EPON, 10G-EPON, GPON, 10G-PON
Ethernet
o
1G, 10GBASE-T/KR/LR/SR, and FCoE
HD/SD/SDI Video & Surveillance
PCI Express: Gen 1 & Gen 2
DisplayPort
Output Enable Modes
EN Pin
High
NC
Low
DSC8102
Outputs Active
Outputs Active
Standby
DSC8122
Outputs Active
Outputs Active
Outputs Disabled
_____________________________________________________________________________________________________________________________ ________________
DSC8102 | DSC8122
Page 1
MK-Q-B-P-D-030411-02-2
DSC8102
DSC8122
Programmable Low-Jitter Precision LVPECL Oscillator
Absolute Maximum Ratings
Item
Supply Voltage
Input Voltage
Junction Temp
Storage Temp
Soldering Temp
ESD
HBM
MM
CDM
Ordering Code
Condition
Enable Modes
0: Enable/Standby
2: Enable/Disable
Min
-0.3
-0.3
-
-55
-
-
Max
+4.0
V
DD
+0.3
+150
+150
+260
4000
400
1500
Unit
V
V
°C
°C
°C
V
Temp Range
E: -20 to 70
I: -40 to 85
L: -40 to 105
M: -55 to 125
Packing
T: Tape & Reel
: Tube
DSC81
0
2
C I 5
40sec max.
Package
A: 7.0x5.0mm
B: 5.0x3.2mm
C: 3.2x2.5mm
D: 2.5x2.0mm
N: 7.0x5.0mm
(no center pad)
-
125.0000
T
Freq (MHz)
125.0000
Stability
1: ±50ppm
2: ±25ppm
5: ±10ppm
Note: 1000+ years of data retention on internal memory
Specifications
Parameter
Supply Voltage
1
Supply Current
V
DD
I
DD
Δf
Δf
t
SU
V
IH
V
IL
t
DA
t
EN
DSC8102
DSC8122
Pull-up resistor exist
40
56.5
V
DD
-1.08
-
800
250
10
48
2.5
200kHz to 20MHz @156.25MHz
100kHz to 20MHz @156.25MHz
12kHz to 20MHz @156.25MHz
0.25
0.38
1.7
460
52
58
-
V
DD
-1.55
EN pin low – outputs are disabled
DSC8102
DSC8122
Includes frequency variations due
to initial tolerance, temp. and
power supply voltage
1 year @25°C
T=25°C
0.75xV
DD
-
Condition
Min.
2.25
Typ.
Max.
3.6
0.095
22
±10
±25
±50
±5
5
-
0.25xV
DD
5
5
20
Unit
V
mA
20
Frequency Stability
Aging
Startup Time
2
Input Logic Levels
Input logic high
Input logic low
Output Disable Time
3
Output Enable Time
Enable Pull-Up Resistor
4
Supply Current
Output Logic Levels
Output logic high
Output logic low
Pk to Pk Output Swing
Output Transition time
Rise Time
Fall Time
Frequency
Output Duty Cycle
Period Jitter
Integrated Phase Noise
Notes:
1.
2.
3.
4.
3
ppm
ppm
ms
V
ns
ms
ns
kΩ
mA
V
mV
ps
MHz
%
ps
RMS
ps
RMS
LVPECL Outputs
I
DD
V
OH
V
OL
Output Enabled, R
L
=50Ω
R
L
=50Ω
Single-Ended
t
R
t
F
f
0
SYM
J
PER
J
PH
20% to 80%
R
L
=50Ω, C
L
= 0pF
Single Frequency
Differential
2
Pin 6 V
DD
should be filtered with 0.1uf capacitor.
t
su
is time to 100ppm of output frequency after V
DD
is applied and outputs are enabled.
Output Waveform and Test Circuit figures below define the parameters.
Output is enabled if pad is floated or not connected.
_____________________________________________________________________________________________________________________________ ________________
DSC8102 | DSC8122
Page 2
MK-Q-B-P-D-030411-02-2
DSC8102
DSC8122
Programmable Low-Jitter Precision LVPECL Oscillator
Nominal Performance Parameters
(Unless specified otherwise: T=25° C, V
DD
=3.3 V)
0
-10
2.5
50-mV
Phase Jitter (ps RMS)
156MHz-LVPECL
2.0
Rejection (dBc)
-20
-30
100-mV
212MHz-LVPECL
320MHz-LVPECL
1.5
410MHz-LVPECL
-40
-50
-60
-70
-80
0.1
1
10
100
1000
10000
1.0
0.5
0.0
0
200
400
600
800
1000
Supply Noise Frequency (kHz)
Low-end of integration BW: x kHz to 20 MHz
Power supply rejection ratio
Phase jitter (integrated phase noise)
Output Waveform
t
R
t
F
Output
Output
80
%
50%
20%
830 mv
1/
f
o
t
EN
t
DA
V
IH
Enable
V
IL
Typical Termination Scheme
V
DD
V
DD
0.1uF
130
Ω
6
2
3
5
4
130
Ω
100
Ω
82
Ω
82
Ω
_____________________________________________________________________________________________________________________________ ________________
DSC8102 | DSC8122
Page 3
MK-Q-B-P-D-030411-02-2
DSC8102
DSC8122
Programmable Low-Jitter Precision LVPECL Oscillator
Test Circuit
LVPECL
I
DD
LVPECL
6
1
5
2
4
3
50Ω
50Ω
V
DD
0.1uF
0.01uF
V
DA
V
TT
V
TT
= V
DD
- 2.0V
Solder Reflow Profile
cM
ax
260
°
C
Temperature (°C)
.
20-40
Sec
217
°
C
200
°
C
ax
.
60-150
Sec
150
°
C
3C
/Se
60-180
Sec
cM
Reflow
Pre heat
8 min max
Cool
Time
25
°
C
MSL 1 @ 260°C refer to JSTD-020C
Ramp-Up Rate (200°C to Peak Temp) 3°C/Sec Max.
Preheat Time 150°C to 200°C
60-180 Sec
Time maintained above 217°C
60-150 Sec
255-260°C
Peak Temperature
Time within 5°C of actual Peak
20-40 Sec
6°C/Sec Max.
Ramp-Down Rate
Time 25°C to Peak Temperature
8 min Max.
3C
/
Se
_____________________________________________________________________________________________________________________________ ________________
DSC8102 | DSC8122
Page 4
MK-Q-B-P-D-030411-02-2
S
S
S
6C
6C
6C/
M
cM
cM
ec
a.
a.
a x.