EEWORLDEEWORLDEEWORLD

Part Number

Search

LC4064V-5TN44C

Description
Cpld - complex programmable logic devices programmable super fast HI density pld
Categorysemiconductor    Other integrated circuit (IC)   
File Size330KB,95 Pages
ManufacturerAll Sensors
Environmental Compliance  
Download Datasheet Parametric View All

LC4064V-5TN44C Online Shopping

Suppliers Part Number Price MOQ In stock  
LC4064V-5TN44C - - View Buy Now

LC4064V-5TN44C Overview

Cpld - complex programmable logic devices programmable super fast HI density pld

LC4064V-5TN44C Parametric

Parameter NameAttribute value
ManufactureLattice
Product CategoryCPLD - Complex Programmable Logic Devices
RoHSYes
ProducispMACH 4064
Number of Macrocells64
Number of Logic Array Blocks - LABs4
Maximum Operating Frequency400 MHz
Delay Time2.5 ns
Number of I/Os352
Operating Supply Voltage3.3 V
Maximum Operating Temperature+ 90 C
Mounting StyleSMD/SMT
Package / CaseTQFP-44
Memory TypeEEPROM
Minimum Operating Temperature0 C
Number of Product Terms per Mac80
Operating Supply Curre12 mA
PackagingTray
Factory Pack Quantity160
Supply Voltage - Max3.6 V
Supply Voltage - Mi3 V
ispMACH 4000V/B/C/Z Family
February 2006
TM
Coolest Power
C
TM
3.3V/2.5V/1.8V In-System Programmable
SuperFAST
TM
High Density PLDs
Data Sheet
Features
High Performance
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
– Automotive: -40 to 130°C junction (T
j
)
• f
MAX
= 400MHz maximum operating frequency
• t
PD
= 2.5ns propagation delay
• Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
• Operation with 3.3V (4000V), 2.5V (4000B) or
1.8V (4000C/Z) supplies
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3V/2.5V/1.8V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10µA (4032Z)
Typical static current 1.3mA (4000C)
1.8V core low dynamic power
ispMACH 4000Z operational down to 1.6V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated
Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
100 TQFP
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 fpBGA
2
176 TQFP
256 fpBGA
176 TQFP
256 fpBGA
1. 3.3V (4000V) only.
2. 128-I/O and 160-I/O configurations.
© 2006 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
ispm4k_22z.2
IPC-7711/7721B CN IPC-A-630 Chinese version
...
okhxyyo Download Centre
MicroPython upgraded to v1.15
MicroPython adds general support for using CMake as a build system in this release. The RP2 port was merged to use new CMake files, and the esp32 and zephyr ports have been switched to pure CMake proj...
dcexpert MicroPython Open Source section
TCP and UDP packet structure
TCP (Transport Control Protocol) Transmission Control Protocol: 1. The packet format of TCP data packet:A. Source port: identifies the source application process. B. Destination port: identifies the d...
Aguilera DSP and ARM Processors
VCA810 Distortion
Does anyone know why the VCA810 output is distorted? The first waveform is the input, the second is the output...
莫棱莫合 Analogue and Mixed Signal
CC2531 USB Dongle Reference Design
DescriptionTheCC2531USB-RD provides a PC interface for 802.15.4/ZigBee applications. The dongle plugs directly into your PC and can be used as an IEEE 802.15.4 packet sniffer or for other purposes. Wi...
Aguilera Wireless Connectivity
What are Classic Bluetooth and Bluetooth Low Energy?
[size=5] Many laymen are curious about the differences between classic Bluetooth and low-power Bluetooth. Let me share with you. First, let's take a look at: [/size] [size=5] 1. What is a Bluetooth mo...
Jacktang Wireless Connectivity

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号