Data Sheet No. PD60147 rev.
V
IR2110(S)PbF/IR2113(S)PbF
HIGH AND LOW SIDE DRIVER
Features
•
Floating channel designed for bootstrap operation
•
•
•
•
•
•
•
Fully operational to +500V or +600V
Tolerant to negative transient voltage
dV/dt immune
Gate drive supply range from 10 to 20V
Undervoltage lockout for both channels
3.3V logic compatible
Separate logic supply range from 3.3V to 20V
Logic and power ground ±5V offset
CMOS Schmitt-triggered inputs with pull-down
Cycle by cycle edge-triggered shutdown logic
Matched propagation delay for both channels
Outputs in phase with inputs
Product Summary
V
OFFSET
(IR2110)
(IR2113)
I
O
+/-
V
OUT
t
on/off
(typ.)
500V max.
600V max.
2A / 2A
10 - 20V
120 & 94 ns
Delay Matching (IR2110) 10 ns max.
(IR2113) 20ns max.
Packages
Description
The IR2110/IR2113 are high voltage, high speed power MOSFET and
IGBT drivers with independent high and low side referenced output chan-
16-Lead SOIC
nels. Proprietary HVIC and latch immune CMOS technologies enable
14-Lead PDIP
IR2110S/IR2113S
ruggedized monolithic construction. Logic inputs are compatible with
IR2110/IR2113
standard CMOS or LSTTL output, down to 3.3V logic. The output
drivers feature a high pulse current buffer stage designed for minimum
driver cross-conduction. Propagation delays are matched to simplify use in high frequency applications. The
floating channel can be used to drive an N-channel power MOSFET or IGBT in the high side configuration which
operates up to 500 or 600 volts.
Typical Connection
HO
V
DD
HIN
SD
LIN
V
SS
V
CC
V
DD
HIN
SD
LIN
V
SS
V
CC
COM
LO
V
B
V
S
up to 500V or 600V
TO
LOAD
(Refer to Lead Assignments for correct pin configuration). This/These diagram(s) show electrical
connections only. Please refer to our Application Notes and DesignTips for proper circuit board layout.
www.infineon.com/gatedriver
1
IR2110(S)PbF/IR2113(S)PbF
Absolute Maximum Ratings
Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage param-
eters are absolute voltages referenced to COM. The thermal resistance and power dissipation ratings are measured
under board mounted and still air conditions. Additional information is shown in Figures 28 through 35.
Symbol
V
B
V
S
V
HO
V
CC
V
LO
V
DD
V
SS
V
IN
dV
s
/dt
P
D
R
THJA
T
J
T
S
T
L
Definition
High side floating supply voltage (IR2110)
(IR2113)
High side floating supply offset voltage
High side floating output voltage
Low side fixed supply voltage
Low side output voltage
Logic supply voltage
Logic supply offset voltage
Logic input voltage (HIN, LIN & SD)
Allowable offset supply voltage transient (figure 2)
Package power dissipation @ T
A
≤
+25°C
Thermal resistance, junction to ambient
Junction temperature
Storage temperature
Lead temperature (soldering, 10 seconds)
(14 lead DIP)
(16 lead SOIC)
(14 lead DIP)
(16 lead SOIC)
Min.
-0.3
-0.3
V
B
- 25
V
S
- 0.3
-0.3
-0.3
-0.3
V
CC
- 25
V
SS
- 0.3
—
—
—
—
—
—
-55
—
Max.
525
625
V
B
+ 0.3
V
B
+ 0.3
25
V
CC
+ 0.3
V
SS
+ 25
V
CC
+ 0.3
V
DD
+ 0.3
50
1.6
1.25
75
100
150
150
300
Units
V
V/ns
W
°C/W
°C
Recommended Operating Conditions
The input/output logic timing diagram is shown in figure 1. For proper operation the device should be used within the
recommended conditions. The VS and VSS offset ratings are tested with all supplies biased at 15V differential. Typical
ratings at other bias conditions are shown in figures 36 and 37.
Symbol
V
B
V
S
V
HO
V
CC
V
LO
V
DD
V
SS
V
IN
T
A
Definition
High side floating supply absolute voltage
High side floating supply offset voltage
High side floating output voltage
Low side fixed supply voltage
Low side output voltage
Logic supply voltage
Logic supply offset voltage
Logic input voltage (HIN, LIN & SD)
Ambient temperature
(IR2110)
(IR2113)
Min.
V
S
+ 10
Note 1
Note 1
V
S
10
0
V
SS
+ 3
-5 (Note 2)
V
SS
-40
Max.
V
S
+ 20
500
600
V
B
20
V
CC
V
SS
+ 20
5
V
DD
125
Units
V
°C
Note 1: Logic operational for V
S
of -4 to +500V. Logic state held for V
S
of -4V to -V
BS
. (Please refer to the Design Tip
DT97-3 for more details).
Note 2: When V
DD
< 5V, the minimum V
SS
offset is limited to -V
DD.
2
www.infineon.com/gatedriver
IR2110(S)PbF/IR2113(S)PbF
Dynamic Electrical Characteristics
V
BIAS
(V
CC
, V
BS
, V
DD
) = 15V, C
L
= 1000 pF, T
A
= 25°C and V
SS
= COM unless otherwise specified. The dynamic
electrical characteristics are measured using the test circuit shown in Figure 3.
Symbol
t
on
t
off
t
sd
t
r
t
f
MT
Definition
Turn-on propagation delay
Turn-off propagation delay
Shutdown propagation delay
Turn-on rise time
Turn-off fall time
Delay matching, HS & LS
turn-on/off
(IR2110)
(IR2113)
Figure Min. Typ. Max. Units Test Conditions
7
8
9
10
11
—
—
—
—
—
—
—
—
—
120
94
110
25
17
—
—
150
125
140
35
25
10
20
V
S
= 0V
V
S
= 500V/600V
V
S
= 500V/600V
ns
Static Electrical Characteristics
V
BIAS
(V
CC
, V
BS
, V
DD
) = 15V, T
A
= 25°C and V
SS
= COM unless otherwise specified. The V
IN
, V
TH
and I
IN
parameters
are referenced to V
SS
and are applicable to all three logic input leads: HIN, LIN and SD. The V
O
and I
O
parameters are
referenced to COM and are applicable to the respective output leads: HO or LO.
Symbol
V
IH
V
IL
V
OH
V
OL
I
LK
I
QBS
I
QCC
I
QDD
I
IN+
I
IN-
V
BSUV+
V
BSUV-
V
CCUV+
V
CCUV-
I
O+
I
O-
Definition
Logic “1” input voltage
Logic “0” input voltage
High level output voltage, V
BIAS
- V
O
Low level output voltage, V
O
Offset supply leakage current
Quiescent V
BS
supply current
Quiescent V
CC
supply current
Quiescent V
DD
supply current
Logic “1” input bias current
Logic “0” input bias current
V
BS
supply undervoltage positive going
threshold
V
BS
supply undervoltage negative going
threshold
V
CC
supply undervoltage positive going
threshold
V
CC
supply undervoltage negative going
threshold
Output high short circuit pulsed current
Output low short circuit pulsed current
Figure Min. Typ. Max. Units Test Conditions
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
9.5
—
—
—
—
—
—
—
—
—
7.5
7.0
7.4
7.0
2.0
2.0
—
—
—
—
—
125
180
15
20
—
8.6
8.2
8.5
8.2
2.5
2.5
—
6.0
1.2
0.1
50
230
340
30
40
1.0
9.7
9.4
9.6
V
9.4
—
—
A
V
O
= 0V, V
IN
= V
DD
PW
≤
10
µs
V
O
= 15V, V
IN
= 0V
PW
≤
10
µs
µA
V
I
O
= 0A
I
O
= 0A
V
B
=V
S
= 500V/600V
V
IN
= 0V or V
DD
V
IN
= 0V or V
DD
V
IN
= 0V or V
DD
V
IN
= V
DD
V
IN
= 0V
www.infineon.com/gatedriver
3
IR2110(S)PbF/IR2113(S)PbF
Functional Block Diagram
V
B
V
DD
R Q
S
HIN
HV
LEVEL
SHIFT
UV
DETECT
PULSE
FILTER
R
R
S
Q
HO
V
DD
/V
CC
LEVEL
SHIFT
PULSE
GEN
V
S
SD
UV
DETECT
V
CC
V
DD
/V
CC
LEVEL
SHIFT
LIN
R Q
V
SS
S
LO
DELAY
COM
Lead Definitions
Symbol Description
V
DD
HIN
SD
LIN
V
SS
V
B
HO
V
S
V
CC
LO
COM
Logic supply
Logic input for high side gate driver output (HO), in phase
Logic input for shutdown
Logic input for low side gate driver output (LO), in phase
Logic ground
High side floating supply
High side gate drive output
High side floating supply return
Low side supply
Low side gate drive output
Low side return
4
www.infineon.com/gatedriver
IR2110(S)PbF/IR2113(S)PbF
Lead Assignments
14 Lead PDIP
16 Lead SOIC (Wide Body)
IR2110/IR2113
Part Number
IR2110S/IR2113S
www.infineon.com/gatedriver
5