EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDPB41M36C-500M3I

Description
DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165
Categorystorage    storage   
File Size874KB,33 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Parametric View All

IS61QDPB41M36C-500M3I Overview

DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165

IS61QDPB41M36C-500M3I Parametric

Parameter NameAttribute value
package instructionLBGA,
Reach Compliance Codeunknown
ECCN code3A991.B.2.A
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
length17 mm
memory density37748736 bit
Memory IC TypeDDR SRAM
memory width36
Number of functions1
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1MX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width15 mm
IS61QDPB42M18C/C1/C2
IS61QDPB41M36C/C1/C2
2Mx18, 1Mx36
36Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data valid
window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and write
input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used with
0.75, 0.9V VREF.
HSTL input and output levels.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x user-
supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (C/C1/C2) is to define options.
IS61QDPB41M36C : Don’t care ODT function and pin
connection
IS61QDPB41M36C1: Option1
IS61QDPB41M36C2: Option2
Refer to more detail description at page 6 for each
ODT option.
APRIL 2016
DESCRIPTION
The 36Mb IS61QDPB41M36C/C1/C2 and IS61QDPB42M18C/C1/C2
are synchronous, high-performance CMOS static random access
memory (SRAM) devices.
These SRAMs have separate I/Os, eliminating the need for high-speed
bus turnaround. The rising edge of K clock initiates the read/write
operation, and all internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the basic
operations of these QUADP (Burst of 4) SRAMs.
Read and write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data rate.
The following are registered internally on the rising edge of the K
clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K# clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to enable
or disable writes on a per-byte basis. An internal write buffer
enables the data-ins to be registered one cycle after the write
address. The first data-in burst is clocked one cycle later than the
write command signal, and the second burst is timed to the
following rising edge of the K# clock. Two full clock cycles are
required to complete a write operation.
During the burst read operation, the data-outs from the first and
third bursts are updated from output registers of the third and
fourth rising edges of the K# clock (starting 2.5 cycles later after
read command). The data-outs from the second and fourth bursts
are updated with the fourth and fifth rising edges of the K clock
where the read command receives at the first rising edge of K.
Two full clock cycles are required to complete a read operation.
The device is operated with a single +1.8V power supply and is
compatible with HSTL I/O interfaces.
Copyright © 2016 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A
03/23/2016
1
What is the voltage when the voltage is broken from left to right?
If the voltage is input from point A and the circuit is disconnected and connected through an LED, what is the voltage at point B? I am a little confused...
小太阳yy LED Zone
Is there any level conversion chip that can directly convert 24V signal to 5V?
Is there any level conversion chip that can directly convert 8-way 24V signal to 5V or 3.3V? I don't want to use optocoupler because it takes up too much space....
sky999 PCB Design
Analysis of the problem of unstable signal and no output when connected to power on of wireless pressure sensor
[align=left][color=#333333][font=sans-serif, Arial, Verdana, "][size=13px] [b]Wireless[/b][b] Pressure Sensor[/b] is a battery-powered, high-precision intelligent pressure measuring instrument with wi...
上海铭控 Sensor
What does this code mean?
这串代码是什么意思USART_ClockInitStructure.USART_Clock = USART_Clock_Disable;USART_ClockInitStructure.USART_CPOL = USART_CPOL_Low;USART_ClockInitStructure.USART_CPHA = USART_CPHA_2Edge;USART_ClockInitStructure...
羁人k stm32/stm8
[RISC-V MCU CH32V103 Evaluation] + DMA transfer ADC conversion results
I wish you all a happy new year. In the new year, you will not be caught for slacking off, your code will not have any bugs, your computer will not freeze, and you will not miss a card after get off w...
eew_VHNtMb Domestic Chip Exchange
Schematic diagram - Are these resistors in HDMI used for impedance matching or to withstand static electricity?
As shown in the picture, this is the HDMI signal on the CPU side .My questions: 1. What are these resistors for? Statement 1: Impedance matching Statement 2: Static electricity resistance2. Should the...
普拉卡图 PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号