EEWORLDEEWORLDEEWORLD

Part Number

Search

V54C3256404VT8

Description
Synchronous DRAM, 64MX4, 6ns, CMOS, PDSO54
Categorystorage    storage   
File Size397KB,49 Pages
ManufacturerMosel Vitelic Corporation ( MVC )
Websitehttp://www.moselvitelic.com
Download Datasheet Parametric Compare View All

V54C3256404VT8 Overview

Synchronous DRAM, 64MX4, 6ns, CMOS, PDSO54

V54C3256404VT8 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerMosel Vitelic Corporation ( MVC )
package instructionTSOP, TSOP54,.46,32
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time6 ns
Maximum clock frequency (fCLK)125 MHz
I/O typeCOMMON
interleaved burst length1,2,4,8
JESD-30 codeR-PDSO-G54
JESD-609 codee0
memory density268435456 bit
Memory IC TypeSYNCHRONOUS DRAM
memory width4
Number of terminals54
word count67108864 words
character code64000000
Maximum operating temperature70 °C
Minimum operating temperature
organize64MX4
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP
Encapsulate equivalent codeTSOP54,.46,32
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
power supply3.3 V
Certification statusNot Qualified
refresh cycle8192
Continuous burst length1,2,4,8,FP
Maximum standby current0.002 A
Maximum slew rate0.17 mA
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationDUAL
MOSEL VITELIC
V54C3256404V
HIGH PERFORMANCE 3.3 VOLT
64M X 4 SYNCHRONOUS DRAM
4 BANKS X 16Mbit X 4
PRELIMINARY
-75
System Frequency (f
CK
)
Clock Cycle Time (t
CK3
)
Clock Access Time (t
AC3
) CAS Latency = 3
Clock Cycle Time (t
CK2
)
Clock Access Time (t
AC2
) CAS Latency = 2
133MHz
7.5 ns
5.4 ns
10 ns
6 ns
-8PC
125 MHz
8 ns
6 ns
10 ns
6 ns
-8
125 MHz
8 ns
6 ns
12 ns
6 ns
Features
s
4 banks x 16Mbit x 4 organization
s
High speed data transfer rates up to 133 MHz
s
Full Synchronous Dynamic RAM, with all signals
referenced to clock rising edge
s
Single Pulsed RAS Interface
s
Data Mask for Read/Write Control
s
Four Banks controlled by BA0 & BA1
s
Programmable CAS Latency: 2, 3
s
Programmable Wrap Sequence: Sequential or
Interleave
s
Programmable Burst Length:
1, 2, 4, 8 and full page for Sequential Type
1, 2, 4, 8 for Interleave Type
s
Multiple Burst Read with Single Write Operation
s
Automatic and Controlled Precharge Command
s
Random Column Address every CLK (1-N Rule)
s
Suspend Mode and Power Down Mode
s
Auto Refresh and Self Refresh
s
Refresh Interval: 8192 cycles/64 ms
s
Available in 54 Pin 400 mil TSOP-II
s
LVTTL Interface
s
Single +3.3 V
±
0.3 V Power Supply
s
-75 parts for PC133 3-3-3 operation
s
-8PC parts for PC100 2-2-2 operation
s
-8 parts for PC100 3-2-2 operation
Description
The V54C3256404V is a four bank Synchronous
DRAM organized as 4 banks x 16Mbit x 4. The
V54C3256404V achieves high speed data transfer
rates up to 133 MHz by employing a chip architec-
ture that prefetches multiple bits and then synchro-
nizes the output data to a system clock
All of the control, address, data input and output
circuits are synchronized with the positive edge of
an externally supplied clock.
Operating the four memory banks in an inter-
leaved fashion allows random access operation to
occur at higher rate than is possible with standard
DRAMs. A sequential and gapless data rate of up to
133 MHz is possible depending on burst length,
CAS latency and speed grade of the device.
Device Usage Chart
Operating Temperature
Range
0
°
C to 70
°
C
Package Outline
T
Access Time (ns)
-75
Power
-8
-8PC
Std.
L
Temperature
Mark
Blank
V54C3256404V Rev. 1.1 January 2000
1

V54C3256404VT8 Related Products

V54C3256404VT8 V54C3256404V-8PC V54C3256404V-75 V54C3256404V-8
Description Synchronous DRAM, 64MX4, 6ns, CMOS, PDSO54 Synchronous DRAM, 64MX4, 6ns, CMOS, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54 Synchronous DRAM, 64MX4, 5.4ns, CMOS, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54 Synchronous DRAM, 64MX4, 6ns, CMOS, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54
Maker Mosel Vitelic Corporation ( MVC ) Mosel Vitelic Corporation ( MVC ) Mosel Vitelic Corporation ( MVC ) Mosel Vitelic Corporation ( MVC )
package instruction TSOP, TSOP54,.46,32 TSOP2, TSOP2, TSOP2,
Reach Compliance Code unknown unknown unknown unknown
ECCN code EAR99 EAR99 EAR99 EAR99
Maximum access time 6 ns 6 ns 5.4 ns 6 ns
JESD-30 code R-PDSO-G54 R-PDSO-G54 R-PDSO-G54 R-PDSO-G54
memory density 268435456 bit 268435456 bit 268435456 bit 268435456 bit
Memory IC Type SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM
memory width 4 4 4 4
Number of terminals 54 54 54 54
word count 67108864 words 67108864 words 67108864 words 67108864 words
character code 64000000 64000000 64000000 64000000
Maximum operating temperature 70 °C 70 °C 70 °C 70 °C
organize 64MX4 64MX4 64MX4 64MX4
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TSOP TSOP2 TSOP2 TSOP2
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES
technology CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
Terminal form GULL WING GULL WING GULL WING GULL WING
Terminal pitch 0.8 mm 0.8 mm 0.8 mm 0.8 mm
Terminal location DUAL DUAL DUAL DUAL
Parts packaging code - TSOP2 TSOP2 TSOP2
Contacts - 54 54 54
access mode - FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST
Other features - AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
length - 22.38 mm 22.38 mm 22.38 mm
Number of functions - 1 1 1
Number of ports - 1 1 1
Operating mode - SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum seat height - 1.2 mm 1.2 mm 1.2 mm
self refresh - YES YES YES
Maximum supply voltage (Vsup) - 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) - 3 V 3 V 3 V
width - 10.16 mm 10.16 mm 10.16 mm
Base Number Matches - 1 1 1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号