EEWORLDEEWORLDEEWORLD

Part Number

Search

QL1P200-6PS324I

Description
Field Programmable Gate Array, 200MHz, 1536-Cell, CMOS, PBGA324,
CategoryProgrammable logic devices    Programmable logic   
File Size2MB,96 Pages
ManufacturerQuickLogic Corporation
Websitehttps://www.quicklogic.com
Download Datasheet Parametric Compare View All

QL1P200-6PS324I Overview

Field Programmable Gate Array, 200MHz, 1536-Cell, CMOS, PBGA324,

QL1P200-6PS324I Parametric

Parameter NameAttribute value
MakerQuickLogic Corporation
Reach Compliance Codecompli
maximum clock frequency200 MHz
Number of entries292
Number of logical units1536
Output times292
Number of terminals324
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA324(UNSPEC)
Package formGRID ARRAY
power supply1.8,3.3 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
surface mountYES
technologyCMOS
Terminal formBALL
Terminal locationBOTTOM
QuickLogic PolarPro™ Data Sheet
• • • • • •
Combining Low Power, Performance, Density, and Embedded RAM
Device Highlights
Low Power Programmable Logic
• As low as 2.2 µA
• 0.18 µm, six layer metal CMOS process
• 1.8 V core voltage, 1.8/2.5/3.3 V drive
capable I/Os
• Up to 221 kilobits of SRAM
• Up to 292 I/Os available
• Up to one million system gates
• Nonvolatile, instant-on
• IEEE 1149.1 boundary scan testing compliant
4 programmable global clock networks
• Quadrant-based segmentable clock networks
20 quad clock networks per device
4 quad clock networks per quadrant
1 dedicated clock network per quadrant
• Two user Configurable Clock Managers (CCMs)
Very Low Power (VLP) Mode
• QuickLogic PolarPro has a special VLP pin
which can enable a low power sleep mode that
significantly reduces the overall power
consumption of the device by placing the device in
standby.
• Enter VLP mode from normal operation in less
than 250 µs (typical)
• Exit from VLP mode to normal operation in less
than 250 µs (typical)
Embedded Dual-Port SRAM
• Up to twelve dual-port 4-kilobit high performance
SRAM blocks (QL1P075, QL1P100, QL1P200,
and QL1P300 devices)
• Up to twenty-four dual-port 8-kilobit high
performance SRAM blocks (QL1P600 and
QL1P1000 devices)
• Embedded synchronous/asynchronous FIFO
controller
• Configurable and cascadable aspect ratio
Security Links
There are several security links to disable JTAG
access to the device. Programming these optional
links completely disables access to the device from
the outside world and provides an extra level of
design security not possible in SRAM-based FPGAs.
Figure 1: QuickLogic PolarPro Block Diagram
CCM
GPIO
DDR/GPIO
DDR/GPIO
DDR/GPIO
DDR/GPIO
Programmable I/O
• Bank programmable drive strength
• Bank programmable slew rate control
• Independent I/O banks capable of supporting
multiple I/O standards in one device
• Native support for DDR I/Os
• Bank programmable I/O standards: LVTTL,
LVCMOS, and LVCMOS18
CCM
GPIO
Embedded RAM Blocks
FIFO Controller
GPIO
Fabric
GPIO
GPIO
FIFO Controller
GPIO
Advanced Clock Network
• Multiple low skew clock networks
1 dedicated global clock network
© 2007 QuickLogic Corporation
Embedded RAM Blocks
GPIO
GPIO
GPIO
GPIO
GPIO
GPIO
www.quicklogic.com
1

QL1P200-6PS324I Related Products

QL1P200-6PS324I QL1P200-6PS324C QL1P200-6PS324M QL1P200-7PS324C QL1P200-7PS324I QL1P200-7PS324M
Description Field Programmable Gate Array, 200MHz, 1536-Cell, CMOS, PBGA324, Field Programmable Gate Array, 200MHz, 1536-Cell, CMOS, PBGA324, Field Programmable Gate Array, 200MHz, 1536-Cell, CMOS, PBGA324, Field Programmable Gate Array, 200MHz, 1536-Cell, CMOS, PBGA324, Field Programmable Gate Array, 200MHz, 1536-Cell, CMOS, PBGA324, Field Programmable Gate Array, 200MHz, 1536-Cell, CMOS, PBGA324,
Maker QuickLogic Corporation QuickLogic Corporation QuickLogic Corporation QuickLogic Corporation QuickLogic Corporation QuickLogic Corporation
Reach Compliance Code compli compli compli compli compli compli
maximum clock frequency 200 MHz 200 MHz 200 MHz 200 MHz 200 MHz 200 MHz
Number of entries 292 292 292 292 292 292
Number of logical units 1536 1536 1536 1536 1536 1536
Output times 292 292 292 292 292 292
Number of terminals 324 324 324 324 324 324
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA BGA BGA BGA BGA BGA
Encapsulate equivalent code BGA324(UNSPEC) BGA324(UNSPEC) BGA324(UNSPEC) BGA324(UNSPEC) BGA324(UNSPEC) BGA324(UNSPEC)
Package form GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY
power supply 1.8,3.3 V 1.8,3.3 V 1.8,3.3 V 1.8,3.3 V 1.8,3.3 V 1.8,3.3 V
Programmable logic type FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
surface mount YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS
Terminal form BALL BALL BALL BALL BALL BALL
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
package instruction - - BGA, BGA324(UNSPEC) BGA, BGA324(UNSPEC) BGA, BGA324(UNSPEC) BGA, BGA324(UNSPEC)

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号