EEWORLDEEWORLDEEWORLD

Part Number

Search

P4C1023L-25L1C

Description
SRAM,
Categorystorage    storage   
File Size865KB,11 Pages
ManufacturerPyramid Semiconductor Corporation
Websitehttp://www.pyramidsemiconductor.com/
Download Datasheet Parametric View All

P4C1023L-25L1C Overview

SRAM,

P4C1023L-25L1C Parametric

Parameter NameAttribute value
MakerPyramid Semiconductor Corporation
package instruction,
Reach Compliance Codecompliant
ECCN codeEAR99
Date Of Intro2020-01-13
Memory IC TypeSTANDARD SRAM
P4C1023
HIGH SPEED 128K X 8
SINGLE CHIP ENABLE
FEATURES
Access Times
– 20/25/35/45/55/70 ns
Single 5V±10% Power Supply
Easy Memory Expansion using
CE
and
OE
Inputs
Battery Backup: 2V Data Retention
[P4C1023L only]
Common Data I/O
Three-State Outputs
Fully TTL Compatible Inputs and Outputs
Advanced CMOS Technology
Automatic Power Down
Packages
– 32-Pin 400 or 600 mil Ceramic DIP
– 32-Pin Ceramic SOJ
– 32-Pin Ceramic LCC (400x820 mil) [2-sided]
– 32-Pin Ceramic LCC (450x550 mil)
– 32-Pin Solder Seal Ceramic Flatpack
CMOS STATIC RAM
DESCRIPTION
The P4C1023/L is a 1,048,576-bit high speed CMOS static
RAM organized as 128K x 8. The CMOS memory requires
no clocks or refreshing, and has equal access and cycle
times. Inputs are fully TTL-compatible. The RAM operates
from a single 5V±10% tolerance power supply.
Access times of 20 ns to 70 ns are available. CMOS is
utlilized to reduce power consumption to a low level.
The P4C1023/L device provides asynchronous operation
with matching access and cycle times. Memory loca-
tions are specified on address pins A
0
to A
16
. Reading
is accomplished by device selection (CE low) and output
enabling (OE) while write enable (WE) remains HIGH. By
presenting the address under these conditions, the data in
the addressed memory location is presented on the data
input/output pins. The input/output pins stay in the HIGH
Z state when either
CE
is HIGH or
WE
is LOW. The low
power version offers 2V data retention mode.
The P4C1023/L is packaged in a 32-pin 400 or 600 mil
ceramic DIP and in a 32-pin ceramic SOJ.
FUNCTIONAL BLOCK DIAGRAM
PIN CONFIGURATIONS
DIP (C10, C11), CERAMIC SOJ (CJ1),
SOLDER SEAL FLATPACK (FS-3), LCC (L1)
LCC (L6)
Document #
SRAM141
REV 01
Revised Dec 2019

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号