EEWORLDEEWORLDEEWORLD

Part Number

Search

APA150-1PQG208

Description
Field Programmable Gate Array, 150000 Gates, CMOS, PQFP208, PLASTIC, QFP-208
CategoryProgrammable logic devices    Programmable logic   
File Size3MB,120 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Environmental Compliance
Download Datasheet Parametric View All

APA150-1PQG208 Overview

Field Programmable Gate Array, 150000 Gates, CMOS, PQFP208, PLASTIC, QFP-208

APA150-1PQG208 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerActel
package instructionPLASTIC, QFP-208
Reach Compliance Codecompli
JESD-30 codeS-PQFP-G208
JESD-609 codee3
length28 mm
Humidity sensitivity level3
Equivalent number of gates150000
Number of terminals208
Maximum operating temperature70 °C
Minimum operating temperature
organize150000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeFQFP
Package shapeSQUARE
Package formFLATPACK, FINE PITCH
Peak Reflow Temperature (Celsius)245
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width28 mm
Advanced v0.6
PLUS
ProASIC
Fe a t ur es an d B e ne f i ts
High C apaci t y
Family Flash FPGAs
I/O
• 150,000 to 1 million System Gates
• 36k to 198 kbits of Two-Port SRAM
• 106 to 712 User I/Os
P erf orm a nce
• 3.3V, 32-bit PCI (up to 50 MHz)
• Internal System Performance up to 350 MHz
• External System Performance up to 150 MHz
Rep ro gra m m able Fl as h T ech nol ogy
• Schmitt Trigger option on Every Input
• Mixed 2.5V/3.3V Support with Individually-Selectable
Voltage and Slew Rate
• Bidirectional Global I/Os
• Compliance with PCI Specification Revision 2.2
• Boundary-Scan Test IEEE Std. 1149.1 (JTAG) Compliant
• Pin Compatible Packages across ProASIC
PLUS
Family
Uni que Cl ock Con dit io ning C ir cui tr y
0.22
µ 4
LM Flash-based CMOS Process
Live at Power Up, Single-Chip Solution
No Configuration Device Required
Retains Programmed Design During Power-Down/
Power-Up Cycles
• Two Integrated PLLs (1.5 to 240 MHz Input and Output
Ranges)
• PLL with Flexible Phase, Multiply/Divide and Delay
Capabilities
• Internal and/or External Dynamic PLL Configuration
• Two LVPECL Differential Pairs for Clock or Data Inputs
S ta ndar d FP GA and AS IC De si gn F low
S ecur e Pr og ram m i ng
• The Industry’s Most Effective Security Key Prevents Read
Back of Programming Bit Stream
Low P ower
• Low Impedance Flash Switches
• Segmented Hierarchical Routing Structure
• Small, Efficient, Configurable (Combinatorial or
Sequential) Logic Cells
H ig h P er f o r m ance R ou t ing H i e ra rc hy
• Flexibility with Choice of Industry-Standard Front-End
Tools
• Efficient Design through Front-End Timing and Gate
Optimization
IS P S uppo rt
• In-System Programming (ISP) via JTAG Port
S RA Ms and FIFO s
Ultra Fast Local and Long Line Network
High Speed Very Long Line Network
High Performance, Low Skew, Splitable Global Network
100% Routability and Utilization
APA150
150,000
6,144
36k
16
2
2
4
32
242
Yes
Yes
208
456
144, 256
APA300
300,000
8,192
72k
32
2
2
4
32
304
Yes
Yes
208
456
144, 256
• Netlist Generation Ensures Optimal Usage of Embedded
Memory Blocks
• Synchronous and Asynchronous Operation of 24 RAM and
FIFO Configurations (Up to 150 MHz)
Pr oA S I C
PL U S
P r o du ct Pr o f i l e
Device
Maximum System Gates
Maximum Registers
Embedded RAM Bits
Embedded RAM Blocks (256 X 9)
LVPECL
PLL
Global Networks
Maximum Clocks
Maximum User I/Os
JTAG
PCI
Package
(by pin count)
PQFP
PBGA
FBGA
April 2002
APA450
450,000
12,288
108k
48
2
2
4
48
356
Yes
Yes
208
456
144, 256
APA600
600,000
21,504
126k
56
2
2
4
56
456
Yes
Yes
208
456
256, 676
APA750
750,000
32,768
144k
64
2
2
4
64
642
Yes
Yes
208
456
676, 896
APA1000
1,000,000
56,320
198k
88
2
2
4
88
712
Yes
Yes
208
456
896, 1152
1
© 2002 Actel Corporation

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号