EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX08-P3FG144I

Description
Field Programmable Gate Array, 768 CLBs, 8000 Gates, 350MHz, CMOS, PBGA144, 1 MM PITCH, FBGA-144
CategoryProgrammable logic devices    Programmable logic   
File Size488KB,64 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

A54SX08-P3FG144I Overview

Field Programmable Gate Array, 768 CLBs, 8000 Gates, 350MHz, CMOS, PBGA144, 1 MM PITCH, FBGA-144

A54SX08-P3FG144I Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerActel
package instruction1 MM PITCH, FBGA-144
Reach Compliance Codecompli
Other featuresCAN ALSO BE OPERATED AT 5V; 12000 SYSTEM GATES ALSO AVAILABLE
maximum clock frequency350 MHz
Combined latency of CLB-Max0.6 ns
JESD-30 codeS-PBGA-B144
JESD-609 codee0
length13 mm
Humidity sensitivity level3
Configurable number of logic blocks768
Equivalent number of gates8000
Number of terminals144
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize768 CLBS, 8000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius)225
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.55 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD SILVER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width13 mm
v3.2
SX Family FPGAs
u e
Leading Edge Performance
320 MHz Internal Performance
3.7 ns Clock-to-Out (Pin-to-Pin)
0.1 ns Input Setup
0.25 ns Clock Skew
Features
66 MHz PCI
CPLD and FPGA Integration
Single-Chip Solution
100% Resource Utilization with 100% Pin Locking
3.3 V and 5.0 V Operation with 5.0 V Input Tolerance
Very Low Power Consumption
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Silicon Explorer II
Boundary Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Secure Programming Technology Prevents Reverse
Engineering and Design Theft
Specifications
12,000 to 48,000 System Gates
Up to 249 User-Programmable I/O Pins
Up to 1,080 Flip-Flops
0.35 µ CMOS
SX Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Register Cells (Dedicated Flip-Flops)
Maximum User I/Os
Clocks
JTAG
PCI
Clock-to-Out
Input Setup (external)
Speed Grades
Temperature Grades
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
PBGA
FBGA
A54SX08
8,000
12,000
768
512
256
130
3
Yes
3.7 ns
0.8 ns
Std, –1, –2, –3
C, I, M
84
208
100
144, 176
144
A54SX16
16,000
24,000
1,452
924
528
175
3
Yes
3.9 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
176
A54SX16P
16,000
24,000
1,452
924
528
175
3
Yes
Yes
4.4 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
144, 176
A54SX32
32,000
48,000
2,880
1,800
1,080
249
3
Yes
4.6 ns
0.1 ns
Std, –1, –2, –3
C, I, M
208
144, 176
313, 329
June 2006
© 2006 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
EEWORLD University Hall----Introduction to Digital Power Supply
Introduction to Digital Power Supply : https://training.eeworld.com.cn/course/4942...
wanglan123 Analog electronics
SPI interrupt and Main usage issues
I would like to ask, if the SPI Write function is permanently used in main, and the interrupt also has the SPI Write function, if Main and the interrupt are reused to SPI Write, what will happen to SP...
news9801 stm32/stm8
Industrial Communication Issues with the AMIC110 SoC
[align=left][color=rgb(85, 85, 85)][size=3] As a communications processor, the [color=#aa6666]AMIC110[/color] SoC offers a flexible alternative to static solutions. One advantage is that the software ...
灞波儿奔 DSP and ARM Processors
Analysis Example: A Zener Diode Regulator Circuit
OBJECTIVEA regulator is a circuit that maintains a constant output voltage across a load regardless of load current. For example, the load could be a microcontroller system that requires the supply vo...
Jacktang Analogue and Mixed Signal
Comparison of CC2540 and nRF51822 application development
[size=4] I looked at the application development in the nRF51822 SDK, and it is quite different from TI. [/size] [size=4] The development framework of TI CC2540 is quite complete, and this software fr...
Aguilera Wireless Connectivity
[Evaluation of Anxinke Bluetooth Development Board PB-02-Kit] Light up the LED
Since the Anxinke Bluetooth development board is a development board for Bluetooth applications, the onboard peripheral resources are relatively few, only two categories, namely: one is RGB_LED, and t...
jinglixixi RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号