D ts e t
aa h e
R c e t r lc r nc
o h se Ee to is
Ma u a t r dCo o e t
n fc u e
mp n n s
R c e tr b a d d c mp n ns ae
o h se rn e
o oet r
ma ua trd u ig ete dewaes
n fcue sn i r i/ fr
h
p rh s d f m te oiia s p l r
uc a e r
o h r n l u pi s
g
e
o R c e tr waes rce td f m
r o h se
fr e rae r
o
te oiia I. Al rce t n ae
h
r nl P
g
l e rai s r
o
d n wi tea p o a o teOC
o e t h p rv l f h
h
M.
P r aetse u igoiia fcoy
at r e td sn r n la tr
s
g
ts p o rmso R c e tr e eo e
e t rga
r o h se d v lp d
ts s lt n t g aa te p o u t
e t oui s o u rne
o
rd c
me t o e c e teOC d t s e t
es r x e d h
M aa h e.
Qu l yOv riw
ai
t
e ve
• IO- 0 1
S 90
•A 92 cr ct n
S 1 0 et ai
i
o
• Qu l e Ma ua trr Ls (
ai d
n fcues it QML MI- R -
) LP F
385
53
•C a sQ Mitr
ls
lay
i
•C a sVS a eL v l
ls
p c ee
• Qu l e S p l r Ls o D sr uos( L )
ai d u pi s it f it b tr QS D
e
i
•R c e trsacic l u pir oD A a d
o h se i
r ia s p l t L n
t
e
me t aln u t a dD A sa d r s
es lid sr n L tn ad .
y
R c e tr lcrnc , L i c mmi e t
o h se Ee t is L C s o
o
tdo
t
s p ligp o u t ta s t f c so r x e t-
u pyn rd cs h t ai y u tme e p ca
s
t n fr u lya daee u loto eoiial
i s o q ai n r q a t h s r n l
o
t
g
y
s p l db id sr ma ua trr.
u pi
e yn ut
y n fcues
T eoiia ma ua trr d ts e t c o a yn ti d c me t e e t tep r r n e
h r n l n fcue’ aa h e a c mp n ig hs o u n r cs h ef ma c
g
s
o
a ds e ic t n o teR c e tr n fcue v rino ti d vc . o h se Ee t n
n p c ai s f h o h se ma ua trd eso f hs e ie R c e tr lcr -
o
o
isg aa te tep r r n eo i s mio d co p o u t t teoiia OE s e ic -
c u rne s h ef ma c ft e c n u tr rd cs o h r n l M p c a
o
s
g
t n .T pc lv le aefr eee c p r o e o l. eti mii m o ma i m rt g
i s ‘y ia’ au s r o rfrn e up s s ny C r n nmu
o
a
r xmu ai s
n
ma b b s do p o u t h rceiain d sg , i lt n o s mpetsig
y e a e n rd c c aa tr t , e in smuai , r a l e t .
z o
o
n
© 2 1 R cetr l t n s LC Al i t R sre 0 1 2 1
0 3 ohs E cr i , L . lRg s eevd 7 1 0 3
e e oc
h
T l r m r, l s v iw wrcl . m
o e n oe p ae it w . e c o
a
e
s
o ec
512K
X28C512/X28C513
5 Volt, Byte Alterable EEPROM
64K x 8 Bit
FEATURES
• Access time: 90ns
• Simple byte and page write
—Single 5V supply
• No external high voltages or V
PP
control
circuits
—Self-timed
• No erase before write
• No complex programming algorithms
• No overerase problem
• Low power CMOS
—Active: 50mA
—Standby: 500µA
• Software data protection
—Protects data against system level inadvertent
writes
• High speed page write capability
• Highly reliable Direct Write
™
cell
—Endurance: 100,000 write cycles
—Data retention: 100 years
• Early end of write detection
—DATA polling
—Toggle bit polling
• Two PLCC and LCC pinouts
—X28C512
• X28C010 EPROM pin compatible
—X28C513
• Compatible with lower density EEPROMs
DESCRIPTION
The X28C512/513 is a 64K x 8 EEPROM, fabricated
with Xicor’s proprietary, high performance, floating
gate CMOS technology. Like all Xicor programmable
nonvolatile memories, the X28C512/513 is a 5V only
device. The X28C512/513 features the JEDEC
approved pin out for byte wide memories, compatible
with industry standard EPROMS.
The X28C512/513 supports a 128-byte page write
operation, effectively providing a 39µs/byte write cycle
and enabling the entire memory to be written in less
than 2.5 seconds. The X28C512/513 also features
DATA Polling and Toggle Bit Polling, system software
support schemes used to indicate the early completion
of a write cycle. In addition, the X28C512/513 supports
the software data protection option.
BLOCK DIAGRAM
X Buffers
Latches and
Decoder
512Kbit
EEPROM
Array
A
7
–A
15
A
0
–A
6
Y Buffers
Latches and
Decoder
I/O Buffers
and Latches
CE
OE
WE
V
CC
V
SS
Control
Logic and
Timing
I/O
0
–I/O
7
Data Inputs/Outputs
REV 1.0 6/27/00
www.xicor.com
Characteristics subject to change without notice.
1 of 24
X28C512/X28C513
PIN CONFIGURATIONS
TSOP
A 11
A9
A8
A13
A14
NC
NC
NC
WE
V CC
NC
NC
NC
NC
A15
A12
A7
A6
A5
A4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
OE
A 10
CE
I/O 7
I/O6
I/O 5
I/O 4
I/O 3
NC
NC
V SS
NC
NC
I/O 2
I/O1
I/O 0
A0
A1
A2
A3
PLCC/LCC
A
12
A
15
NC
NC
V
CC
WE
NC
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
I/O
0
30
32 31 29
1
28
6
7
27
26
8
X28C512
25
9
(Top View)
24
10
11
23
12
22
13 15 16 17 18 19 20
21
14
54 3 2
I/O
1
I/O
2
V
SS
I/O
3
I/O
4
I/O
5
I/O
6
A
8
A
9
A
11
NC
OE
A
10
CE
I/O
7
I/O
6
I/O
5
A
14
A
13
A
8
A
9
A
11
OE
A
10
CE
I/O
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
NC
I/O
0
30
32 31 29
1
28
6
7
27
26
8
X28C513
9
(Top View)
25
24
10
11
23
12
22
13 15 16 17 18 19 20
21
14
54 3 2
NC
I/O
3
I/O
4
I/O
1
I/O
2
V
SS
Plastic DIP
CERDIP
FLAt Pack
SOIC (R)
NC
NC
A
15
A
12
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
I/O
0
I/O
1
I/O
2
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
V
CC
WE
NC
A
14
A
13
A
8
A
9
A
11
OE
A
10
CE
I/O
5
I/O
4
I/O
3
I/O
2
I/O
1
X28C512
PGA
I/O
0
15
A
1
13
A
2
12
A
4
10
A
6
8
A
12
6
5
NC
4
3
A
0
14
A
3
11
A
5
9
A
7
7
A
15
NC
2
NC
V
CC
36
NC
1
NC
34
WE
35
I/O
2
17
I/O
3
I/O
5
19
21
I/O
6
22
CE
24
OE
26
A
9
28
A
13
30
A
14
31
I/O
1
V
SS
I/O
7
I/O
4
16
18
23
20
A
10
25
Bottom
View
A
11
27
A
8
29
NC
32
NC
33
PIN DESCRIPTIONS
Addresses (A
0
–A
15
)
The Address inputs select an 8-bit memory location
during a read or write operation.
Chip Enable (CE)
The Chip Enable input must be LOW to enable all read/
write operations. When CE is HIGH, power consump-
tion is reduced.
Output Enable (OE)
The Output Enable input controls the data output buff-
ers and is used to initiate read operations.
Data In/Data Out (I/O
0
–I/O
7
)
Data is written to or read from the X28C512/513
through the I/O pins.
Write Enable (WE)
The Write Enable input controls the writing of data to
the X28C512/513.
PIN NAMES
Symbol
A
0
–A
15
I/O
0
–I/O
7
WE
CE
OE
V
CC
V
SS
NC
Description
Address Inputs
Data Input/Output
Write Enable
Chip Enable
Output Enable
+5V
Ground
No Connect
A
7
A
12
A
14
A
15
V
CC
WE
A
13
X28C512
REV 1.0 6/27/00
www.xicor.com
Characteristics subject to change without notice.
2 of 24
X28C512/X28C513
DEVICE OPERATION
Read
Read operations are initiated by both OE and CE LOW.
The read operation is terminated by either CE or OE
returning HIGH. This two line control architecture elimi-
nates bus contention in a system environment. The
data bus will be in a high impedance state when either
OE or CE is HIGH.
Write
Write operations are initiated when both CE and WE
are LOW and OE is HIGH. The X28C512/513 supports
both a CE and WE controlled write cycle. That is, the
address is latched by the falling edge of either CE or
WE, whichever occurs last. Similarly, the data is
latched internally by the rising edge of either CE or
WE, whichever occurs first. A byte write operation,
once initiated, will automatically continue to comple-
tion, typically within 5ms.
Page Write Operation
The page write feature of the X28C512/513 allows the
entire memory to be written in 2.5 seconds. Page write
allows two to one hundred twenty-eight bytes of data to
be consecutively written to the X28C512/513, prior to
the commencement of the internal programming cycle.
The host can fetch data from another device within the
system during a page write operation (change the
source address), but the page address (A
7
through
A
15
) for each subsequent valid write cycle to the part
during this operation must be the same as the initial
page address.
The page write mode can be initiated during any write
operation. Following the initial byte write cycle, the host
can write an additional one to one hundred twenty-
seven bytes in the same manner as the first byte was
written. Each successive byte load cycle, started by
the WE HIGH to LOW transition, must begin within
100µs of the falling edge of the preceding WE. If a sub-
sequent WE HIGH to LOW transition is not detected
within 100µs, the internal automatic programming
cycle will commence. There is no page write window
limitation. Effectively, the page write window is infinitely
wide, so long as the host continues to access the
device within the byte load cycle time of 100µs.
Write Operation Status Bits
The X28C512/513 provides the user two write opera-
tion status bits. These can be used to optimize a sys-
tem write cycle time. The status bits are mapped onto
the I/O bus as shown in Figure 1.
Figure 1. Status Bit Assignment
I/O
DP
TB
5
4
3
2
1
0
Reserved
Toggle Bit
DATA Polling
DATA Polling (I/O
7
)
The X28C512/513 features DATA polling as a method
to indicate to the host system that the byte write or
page write cycle has completed. DATA Polling allows a
simple bit test operation to determine the status of the
X28C512/513, eliminating additional interrupt inputs or
external hardware. During the internal programming
cycle, any attempt to read the last byte written will pro-
duce the complement of that data on I/O
7
(i.e. write
data = 0xxx xxxx, read data = 1xxx xxxx). Once the
programming cycle is complete, I/O
7
will reflect true
data.
Toggle Bit (I/O
6
)
The X28C512/513 also provides another method for
determining when the internal write cycle is complete.
During the internal programming cycle, I/O
6
will toggle
from HIGH to LOW and LOW to HIGH on subsequent
attempts to read the device. When the internal cycle is
complete, the toggling will cease, and the device will
be accessible for additional read or write operations.
REV 1.0 6/27/00
www.xicor.com
Characteristics subject to change without notice.
3 of 24
X28C512/X28C513
DATA POLLING I/O
7
Figure 2a. DATA Polling Bus Sequence
WE
Last
Write
CE
OE
V
IH
I/O
7
HIGH Z
V
OL
A
0
–A
15
A
n
A
n
A
n
A
n
A
n
A
n
A
n
V
OH
X28C512/513
Ready
Figure 2b. DATA Polling Software Flow
Write Data
DATA Polling can effectively halve the time for writing to
the X28C512/513. The timing diagram in Figure 2a
illustrates the sequence of events on the bus. The soft-
ware flow diagram in Figure 2b illustrates one method
of implementing the routine.
Writes
Complete?
Yes
Save Last Data
and Address
No
Read Last
Address
IO
7
Compare?
Yes
No
Ready
REV 1.0 6/27/00
www.xicor.com
Characteristics subject to change without notice.
4 of 24