EEWORLDEEWORLDEEWORLD

Part Number

Search

ICSSSTVF16859AYGLF-T

Description
D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64
Categorylogic    logic   
File Size104KB,10 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

ICSSSTVF16859AYGLF-T Overview

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64

ICSSSTVF16859AYGLF-T Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerRenesas Electronics Corporation
package instructionTSSOP,
Reach Compliance Codecompli
seriesSSTV
JESD-30 codeR-PDSO-G64
JESD-609 codee3
length17 mm
Logic integrated circuit typeD FLIP-FLOP
Number of digits13
Number of functions1
Number of terminals64
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)2.6 ns
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
Trigger typePOSITIVE EDGE
width6.1 mm
minfmax210 MHz
Integrated
Circuit
Systems, Inc.
ICSSSTVF16859A
DDR 13-Bit to 26-Bit Registered Buffer
Recommended Applications:
• DDR Memory Modules:
- DDRI (PC1600, PC2100)
- DDR333 (PC2700)
- DDRI-400 (PC3200)
• Provides complete DDR DIMM logic solution with
ICS93V857 or ICS95V857
• SSTL_2 compatible data registers
Product Features:
• Differential clock signals
• Meets SSTL_2 signal data
• Supports SSTL_2 class I specifications on outputs
• Low-voltage operation
- V
DD
= 2.3V to 2.7V
• Available in 64 pin TSSOP and 56 pin MLF packages
Pin Configurations
Q13A
Q12A
Q11A
Q10A
Q9A
VDDQ
GND
Q8A
Q7A
Q6A
Q5A
Q4A
Q3A
Q2A
GND
Q1A
Q13B
VDDQ
Q12B
Q11B
Q10B
Q9B
Q8B
Q7B
Q6B
GND
VDDQ
Q5B
Q4B
Q3B
Q2B
Q1B
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
VDDQ
GND
D13
D12
VDD
VDDQ
GND
D11
D10
D9
GND
D8
D7
RESET#
GND
CLK#
CLK
VDDQ
VDD
VREF
D6
GND
D5
D4
D3
GND
VDDQ
VDD
D2
D1
GND
VDDQ
Truth Table
1
Inputs
RESET#
L
H
H
H
CLK
X or
Floating
L or H
CLK#
X or
Floating
L or H
D
X or
Floating
H
L
X
Q Outputs
Q
L
H
L
Q
0(2)
64-Pin TSSOP
Q8A
VDDQ
Q9A
Q10A
Q11A
Q12A
Q13A
VDDQ
GND
D13
D12
VDD
VDDQ
D11
56
43
Notes:
1.
H = "High" Signal Level
L = "Low" Signal Level
= Transition "Low"-to-"High"
= Transition "High"-to-"Low"
X = Don't Care
Output level before the indicated steady state
input conditions were established.
2.
Block Diagram
CLK
CLK#
RESET#
D1
VREF
R
CLK
D1
Q1A
Q1B
Q7A
1
Q6A
Q5A
Q4A
Q3A
Q2A
Q1A
Q13B
VDDQ
Q12B
Q11B
Q10B
Q9B
Q8B
14
15
ICSSSTVF16859A
42
D10
ICSSSTVF16859A
D9
D8
D7
RESET#
GND
CLK#
CLK
VDDQ
VDD
VREF
D6
D5
29
D4
28
To 12 Other Channels
1018A—09/23/04
Q7B
Q6B
VDDQ
Q5B
Q4B
Q3B
Q2B
Q1B
VDDQ
D1
D2
VDD
VDDQ
D3
56-Pin VFQN (MLF2)

ICSSSTVF16859AYGLF-T Related Products

ICSSSTVF16859AYGLF-T ICSSSTVF16859AYG-T ICSSSTVF16859AYKLF-T
Description D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output
Is it Rohs certified? conform to incompatible conform to
Maker Renesas Electronics Corporation Renesas Electronics Corporation Renesas Electronics Corporation
package instruction TSSOP, TSSOP, HVQCCN,
Reach Compliance Code compli compliant compliant
series SSTV SSTV SSTV
JESD-30 code R-PDSO-G64 R-PDSO-G64 S-XQCC-N56
JESD-609 code e3 e0 e3
length 17 mm 17 mm 8 mm
Logic integrated circuit type D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP
Number of digits 13 13 13
Number of functions 1 1 1
Number of terminals 64 64 56
Maximum operating temperature 70 °C 70 °C 70 °C
Output polarity TRUE TRUE TRUE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY UNSPECIFIED
encapsulated code TSSOP TSSOP HVQCCN
Package shape RECTANGULAR RECTANGULAR SQUARE
Package form SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius) 260 NOT SPECIFIED 260
propagation delay (tpd) 2.6 ns 2.6 ns 2.6 ns
Certification status Not Qualified Not Qualified Not Qualified
Maximum seat height 1.2 mm 1.2 mm 1 mm
Maximum supply voltage (Vsup) 2.7 V 2.7 V 2.7 V
Minimum supply voltage (Vsup) 2.3 V 2.3 V 2.3 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V 2.5 V
surface mount YES YES YES
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface Matte Tin (Sn) Tin/Lead (Sn/Pb) Matte Tin (Sn)
Terminal form GULL WING GULL WING NO LEAD
Terminal pitch 0.5 mm 0.5 mm 0.5 mm
Terminal location DUAL DUAL QUAD
Maximum time at peak reflow temperature 30 NOT SPECIFIED 30
Trigger type POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
width 6.1 mm 6.1 mm 8 mm
minfmax 210 MHz 210 MHz 210 MHz
Simplify your Ethernet design
Is it 100BASE-T1, 1000BASE-T, 100BASE-TX, 10BASE-T or 10BASE-Te? For those who are not well versed in Ethernet physical layer (PHY) terminology, it can be difficult to evaluate the various types of te...
Jacktang Wireless Connectivity
Briefly describe the application technology of RFID truck frame management
RFID wireless radio frequency identification technology uses radio frequency to exchange data in a non-contact two-way communication to achieve the purpose of identification. Compared with traditional...
Jacktang RF/Wirelessly
Filter interference issues
Adding a parallel capacitor can turn the LC filter into a π-type filter. If the interference problem becomes more serious, what is the possible reason? How to solve it?...
wtio01030 Analog electronics
Application of FPGA in image processing
...
至芯科技FPGA大牛 FPGA/CPLD
[Experience sharing] [Scene reproduction project based on AI camera] AI recognition solution based on Allwinner v831
[i=s]This post was last edited by walker2048 on 2022-10-21 21:52[/i]AI recognition solution selection Due to the wrong solution selection during registration, the original plan was to use esp32-cam to...
walker2048 DigiKey Technology Zone
How to isolate power modules and non-isolated power supplies respectively
[align=center][img]http://www.hiecube.com/uploadfile/b/ytp8EeDAlfr5k6MDCMd3.jpg[/img][/align] Most of the power supplies we come into contact with in daily life can be roughly divided into power trans...
tgd343310381 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号