EEWORLDEEWORLDEEWORLD

Part Number

Search

TS68302DESC01QXC

Description
Integrated Multiprotocol Processor IMP
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size1MB,47 Pages
ManufacturerAtmel (Microchip)
Download Datasheet Parametric View All

TS68302DESC01QXC Overview

Integrated Multiprotocol Processor IMP

TS68302DESC01QXC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerAtmel (Microchip)
Parts packaging codePGA
package instructionPGA, PGA132,13X13
Contacts132
Reach Compliance Codeunknow
ECCN code3A001.A.2.C
Has ADCNO
Address bus width24
bit size16
maximum clock frequency16.67 MHz
DAC channelNO
DMA channelYES
External data bus width16
JESD-30 codeS-CPGA-P132
JESD-609 codee4
length34.544 mm
Number of I/O lines28
Number of terminals132
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
PWM channelNO
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codePGA
Encapsulate equivalent codePGA132,13X13
Package shapeSQUARE
Package formGRID ARRAY
power supply5 V
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height5.1 mm
speed16.67 MHz
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountNO
technologyHCMOS
Temperature levelMILITARY
Terminal surfaceGold (Au)
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationPERPENDICULAR
width34.544 mm
uPs/uCs/peripheral integrated circuit typeMICROCONTROLLER, RISC
Features
TS68000/TS68008 Microprocessor Core Supporting a 16- or 8-bit TS68000 Family
System Integration Block Including:
Independent Direct Memory Access (IDMA) Controller
Interrupt Controller with Two Modes of Operation
Parallel Input/output (I/O) Ports, some with Interrupt Capability
On-chip Usable 1152 bytes of Dual-port Random-access Memory (RAM)
Three Timers, including a Watchdog Timer
Four Programmable Chip-select Lines with Wait-state Logic
Programmable Address Mapping of Dual-port RAM and IMP Registers
On-chip Clock Generator with an Output Clock Signal
System Control:
System Control Register
Bus Arbitration Logic with Low Interrupt Latency Support
Hardware Watchdog for Monitoring Bus Activity
Low Power (Standby) Modes
Disable CPU Logic (TS68000)
Freeze Control for Debugging Selected On-chip Peripherals
DRAM Refresh Controller
Communications Processor Including:
– Main Controller (RISC Processor)
– Three Full-duplex Serial Communication Controllers (SCCs)
– Six Serial Direct Memory Access (SDMA) Channels Dedicated to the Three SCCs
– Flexible Physical Interface Accessible by SCCs for Interchip Digital Link (IDL)
General Circuit Interface (GCI, see note), Pulse Code Modulation (PCM), and
Nonmultiplexed Serial Interface (NMSI) Operation
– Serial Communication Port (SCP) for Synchronous Communication, Clock Rate up
to 4.096 MHz
– Serial Management Controllers (SMCs) for IDL and GCI Channels
Frequency of Operation: 16.67 MHz
Power Supply: 5 V
DC
± 10%
Integrated
Multiprotocol
Processor (IMP)
TS68302
Description
The IMP is a very large-scale integration (VLSI) device incorporating the main building
blocks needed for the design of a wide variety of controllers. The device is especially
suitable to applications in the communications industry. The IMP is the first device to
offer the benefits of a closely coupled, industry-standard, TS68000/TS68008 micro-
processor core and a flexible communications architecture. This multichannel
communications device may be configured to support a number of popular industry
interfaces, including those for the integrated services digital network (ISDN) basic rate
and terminal adapter applications. Through a combination of architectural and pro-
grammable features, concurrent operation of different protocols is easily achieved
using the IMP. Data concentrators, line cards, bridges, and gateways are examples of
suitable applications for this versatile device.
The IMP is a high-density complementary metal-oxide semiconductor (HCMOS)
device consisting of a TS68000/TS68008 microprocessor core, a system integration
block (SIB), and a communications processor (CP). The TS68302 block diagram is
shown in Figure 1.
Note:
GCI is sometimes referred to as IOM2.
Rev. 2117A–HIREL–11/02
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号