EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8160FV32BT-6.5

Description
Cache SRAM, 512KX32, 6.5ns, CMOS, PQFP100, TQFP-100
Categorystorage    storage   
File Size549KB,21 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8160FV32BT-6.5 Overview

Cache SRAM, 512KX32, 6.5ns, CMOS, PQFP100, TQFP-100

GS8160FV32BT-6.5 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time6.5 ns
Other featuresFLOW-THROUGH ARCHITECTURE
JESD-30 codeR-PQFP-G100
length20 mm
memory density16777216 bit
Memory IC TypeCACHE SRAM
memory width32
Humidity sensitivity level3
Number of functions1
Number of terminals100
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX32
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.6 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Preliminary
GS8160FV18/32/36BT-5.5/6.5/7.5
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• Flow Through mode operation; Pin 14 = No Connect
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• Pb-Free 100-lead TQFP package available
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
5.5 ns–8.5 ns
1.8 V V
DD
1.8 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Designing For Compatibility
The JEDEC standard for Burst RAMS calls for a FT mode pin
option on Pin 14. Board sites for flow through Burst RAMS
should be designed with V
SS
connected to the FT pin location
to ensure the broadest access to multiple vendor sources.
Boards designed with FT pin pads tied low may be stuffed with
GSI’s pipeline/flow through-configurable Burst RAMs or any
vendor’s flow through or configurable Burst SRAM. Boards
designed with the FT pin location tied high or floating must
employ a non-configurable flow through Burst RAM, like this
RAM, to achieve flow through functionality.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS8160FV18/32/36BT operates on a 1.8 V power supply.
All input are 1.8 V compatible. Separate output power (V
DDQ
)
pins are used to decouple output noise from the internal circuits
and are 1.8 V compatible.
Functional Description
Applications
The GS8160FV18/32/36BT is an 18,874,368-bit (16,777,216-
bit for x32 version) high performance synchronous SRAM
with a 2-bit burst address counter. Although of a type
originally developed for Level 2 Cache applications supporting
high performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Parameter Synopsis
-5.5
Flow Through
2-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
5.5
5.5
210
240
-6.5
6.5
6.5
185
205
-7.5
7.5
7.5
170
190
Unit
ns
ns
mA
mA
Rev: 1.00 9/2004
1/21
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Follow and comment to win gifts! Micron 2022 Taipei International Computer Show keynote speech highlights: Mobile applications and client devices album
The rapid deployment of 5G technology around the world is further changing the way and place we work and play. Although only 15% of countries in the world have 5G networks in 2020, Micron expects that...
EEWORLD社区 Mobile and portable
Why can't AC/DC have a transformer first and then design the circuit?
I have been using AC-DC module power supply for many years. The modules with good reputation are more expensive. I learned from my friends that switching power supply is a company that needs certain t...
bigbat Power technology
Modified booster plate + purifier
[i=s] This post was last edited by The Most Handsome on 2021-12-23 11:52[/i]After seeing the post from the administrator lady, of course I wanted to join in the fun. As usual, let’s look at the result...
是最帅的啊 Power technology
Design an isolated switching power supply with wide input range
Many people think that designing a switching power supply is difficult, but it is not. Designing a switching power supply is not difficult, but the difficulty lies in doing it well. Once you really ge...
wangerxian Power technology
Keysight Technology KEYSIGHT Multimeter Benchtop Digital Multimeter 34460A (6.5 digits)
A direct reduction of 1,500 yuan, only 7,000 yuan!Purchased from Keysight flagship store, 3-year manufacturer warranty (if it is not a man-made fault, the manufacturer will send someone to pick up the...
tianshuihu Buy&Sell
[NXP Rapid IoT Review] + Start your first program using IDE
[i=s]This post was last edited by manhuami2007 on 2018-12-30 11:43[/i] Steps to start programming using IDE: [list=1] [*]Download IDE [*]Download SDK and import it into IDE[*]Start programming from th...
manhuami2007 RF/Wirelessly

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号