EEWORLDEEWORLDEEWORLD

Part Number

Search

X28C512FM-25

Description
EEPROM, 64KX8, 250ns, Parallel, CMOS, CDFP32, CERAMIC, FP-32
Categorystorage    storage   
File Size115KB,24 Pages
ManufacturerXicor Inc.
Download Datasheet Parametric View All

X28C512FM-25 Overview

EEPROM, 64KX8, 250ns, Parallel, CMOS, CDFP32, CERAMIC, FP-32

X28C512FM-25 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerXicor Inc.
package instructionDFP, FL28,.4
Reach Compliance Codeunknown
Maximum access time250 ns
Other features100000 ENDURANCE CYCLES; 10 YEARS DATA RETENTION; 128-BYTE PAGE
command user interfaceNO
Data pollingYES
Data retention time - minimum10
Durability10000 Write/Erase Cycles
JESD-30 codeR-CDFP-F32
JESD-609 codee0
memory density524288 bit
Memory IC TypeEEPROM
memory width8
Number of functions1
Number of terminals32
word count65536 words
character code64000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize64KX8
Output characteristics3-STATE
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Encapsulate equivalent codeFL28,.4
Package shapeRECTANGULAR
Package formFLATPACK
page size128 words
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Programming voltage5 V
Certification statusNot Qualified
Maximum seat height3.05 mm
Maximum standby current0.0005 A
Maximum slew rate0.05 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
switch bitYES
width11.6586 mm
Maximum write cycle time (tWC)10 ms
X28C512/X28C513
512K
X28C512/X28C513
5 Volt, Byte Alterable E
2
PROM
64K x 8 Bit
FEATURES
Access Time: 90ns
Simple Byte and Page Write
—Single 5V Supply
— No External High Voltages or V
PP
Control
Circuits
—Self-Timed
—No Erase Before Write
—No Complex Programming Algorithms
—No Overerase Problem
Low Power CMOS:
—Active: 50mA
—Standby: 500µA
Software Data Protection
—Protects Data Against System Level
Inadvertant Writes
High Speed Page Write Capability
Highly Reliable Direct Write™ Cell
—Endurance: 100,000 Write Cycles
—Data Retention: 100 Years
Early End of Write Detection
—DATA Polling
—Toggle Bit Polling
TSOP
A11
A9
A8
A13
A14
NC
NC
NC
WE
VCC
NC
NC
NC
NC
A15
A12
A7
A6
A5
A4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
Two PLCC and LCC Pinouts
—X28C512
—X28C010 E
2
PROM Pin Compatible
—X28C513
—Compatible with Lower Density E
2
PROMs
DESCRIPTION
The X28C512/513 is an 64K x 8 E
2
PROM, fabricated
with Xicor’s proprietary, high performance, floating gate
CMOS technology. Like all Xicor programmable non-
volatile memories the X28C512/513 is a 5V only device.
The X28C512/513 features the JEDEC approved pinout
for bytewide memories, compatible with industry stan-
dard EPROMS.
The X28C512/513 supports a 128-byte page write op-
eration, effectively providing a 39µs/byte write cycle and
enabling the entire memory to be written in less than 2.5
seconds. The X28C512/513 also features
DATA
Polling
and Toggle Bit Polling, system software support schemes
used to indicate the early completion of a write cycle. In
addition, the X28C512/513 supports the Software Data
Protection option.
PIN CONFIGURATIONS
PLCC / LCC
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
OE
A10
CE
I/O7
I/O6
I/O5
I/O4
I/O3
NC
NC
VSS
NC
NC
I/O2
I/O1
I/O0
A0
A1
A2
A3
PLASTIC DIP
CERDIP
FLAT PACK
SOIC (R)
NC
NC
A15
A12
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
I/O1
I/O2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
X28C512
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
VCC
WE
NC
A14
A13
A8
A9
A11
OE
A10
CE
I/O7
I/O6
I/O5
I/04
I/O3
3856 FHD F01
X28C512
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
30
32 31 29
54 3 2
1
6
28
7
27
26
8
X28C512
25
9
(TOP VIEW)
24
10
11
23
12
22
13
15 16 17 18 19 20 21
14
I/O1
I/O2
VSS
I/O3
I/O4
I/O5
I/O6
A12
A15
NC
NC
VCC
WE
NC
A14
A13
A8
A9
A11
OE
A10
CE
I/O7
3856 FHD F03
PGA
I/O0
I/O2
I/O3
I/O5
I/O6
15
17
19
21
22
A1
13
A2
12
A4
10
A6
8
A12
6
A0
14
A3
11
A5
9
A7
7
A15
5
NC
4
NC
2
NC
3
VCC
NC
36
34
NC
1
WE
35
BOTTOM
VIEW
CE
I/O1
VSS
I/O4
I/O7
16
18
20
23
24
A10
25
A11
27
A8
29
NC
32
NC
33
OE
26
A9
28
A13
30
A14
31
A6
A5
A4
A3
A2
A1
A0
NC
I/O0
30
32 31 29
54 3 2
1
6
28
7
27
26
8
X28C513
25
9
(TOP VIEW)
24
10
11
23
12
22
13
15 16 17 18 19 20 21
14
I/O1
I/O2
VSS
NC
I/O3
I/O4
I/O5
A7
A12
A14
A15
VCC
WE
A13
3856 ILL F22
A8
A9
A11
NC
OE
A10
CE
I/O7
I/O6
3856 FHD F02
3856 FHD F04
© Xicor, Inc. 1991, 1995, 1996 Patents Pending
3856-3.1 2/24/99 T1/C0/D0 NS
1
Characteristics subject to change without notice
How to become an IC expert
How to become an IC design expert? How to improve your design ability? My feeling is that IC design is different from general board-level electronic design. Since the investment in tape-out is larger,...
soso FPGA/CPLD
The concepts of FPGA and ASIC, their differences
[backcolor=white][size=4][color=#000000](In today's electronic devices, the application of integrated circuits has become more and more extensive, involving almost every electronic device. Integrated ...
fish001 Analogue and Mixed Signal
How to add own image processing operations to the zynq video pipeline?
As the title says, I have now established a video channel on ZYNQ: The general situation of the channel is as follows:/************config hls ip********/ voidConfigureHlsIP(XImgprocess_top *ImgProcess...
六安飞雨 FPGA/CPLD
DC-DC Applications
I would like to ask if the FB pin of the DC-DC BUCK chip can be directly connected to the ground through a resistor to output all the inputs?...
阿卡时间段 Power technology
Download Gift|ADI Reference Circuit Collection (Volume 4)
"ADI Reference Circuit Collection (Volume 4)" mainly introduces reference circuits designed, debugged and verified by ADI engineers. Through these reference circuits, these products can be quickly and...
EEWORLD社区 ADI Reference Circuit
Voice coil motor drive circuit
I recently made a voice coil motor drive circuit, and the information I found gave such a circuit. The control signal is taken out from the DAC interface of the microcontroller, amplified twice by the...
傅里叶的猫 Motor Drive Control(Motor Control)

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号