EEWORLDEEWORLDEEWORLD

Part Number

Search

S29WS128J1ABFI012

Description
Flash, 8MX16, 45ns, PBGA84,
Categorystorage    storage   
File Size2MB,110 Pages
ManufacturerSPANSION
Websitehttp://www.spansion.com/
Environmental Compliance
Download Datasheet Parametric View All

S29WS128J1ABFI012 Overview

Flash, 8MX16, 45ns, PBGA84,

S29WS128J1ABFI012 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerSPANSION
package instructionFBGA, BGA84,10X12,32
Reach Compliance Codeunknown
Maximum access time45 ns
startup blockBOTTOM/TOP
command user interfaceYES
Universal Flash InterfaceYES
Data pollingYES
JESD-30 codeR-PBGA-B84
JESD-609 codee1
memory density134217728 bit
Memory IC TypeFLASH
memory width16
Humidity sensitivity level3
Number of departments/size16,254
Number of terminals84
word count8388608 words
character code8000000
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8MX16
Package body materialPLASTIC/EPOXY
encapsulated codeFBGA
Encapsulate equivalent codeBGA84,10X12,32
Package shapeRECTANGULAR
Package formGRID ARRAY, FINE PITCH
Parallel/SerialPARALLEL
power supply1.8 V
Certification statusNot Qualified
ready/busyYES
Department size4K,32K
Maximum standby current0.00005 A
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Silver/Copper (Sn96.5Ag3.0Cu0.5)
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
switch bitYES
typeNOR TYPE
S29WS128J/064J
128/64 Megabit (8/4 M x 16-Bit)
CMOS 1.8 Volt-only Simultaneous Read/Write,
Burst Mode Flash Memory
Distinctive Characteristics
Architectural Advantages
Single 1.8 volt read, program and erase (1.65 to
1.95 volt)
Manufactured on 0.11 µm process technology
VersatileIO™ (V
IO
) Feature
— Device generates data output voltages and tolerates
data input voltages as determined by the voltage on
the V
IO
pin
— 1.8V compatible I/O signals (1.65-1.95 V)
— 1.5V compatible I/O signals (1.35-1.70 V)
Simultaneous Read/Write operation
— Data can be continuously read from one bank while
executing erase/program functions in other bank
— Zero latency between read and write operations
— Four bank architecture: WS128J: 16Mb/48Mb/48Mb/
16Mb, WS064J: 8Mb/24Mb/24Mb/8Mb
Programable Burst Interface
— 2 Modes of Burst Read Operation
— Linear Burst: 8, 16, and 32 words with wrap-around
— Continuous Sequential Burst
SecSi™ (Secured Silicon) Sector region
— 128 words accessible through a command sequence,
64words for the Factory SecSi™ Sector and 64words
for the Customer SecSi™ Sector.
Sector Architecture
4 Kword x 16 boot sectors, eight at the top of the address
range, and eight at the bottom of the address range
WS128J:
4 Kword X 16, 32 Kword x 254 sectors
Bank A : 4 Kword x 8, 32 Kword x 31 sectors
Bank B : 32 Kword x 96 sectors
Bank C : 32 Kword x 96 sectors
Bank D : 4 Kword x 8, 32 Kword x 31 sectors
WS064J:
4 Kword x 16, 32 Kword x 126 sectors.
Bank A : 4 Kword x 8, 32 Kword x 15 sectors
Bank B : 32 Kword x 48 sectors
Bank C : 32 Kword x 48 sectors
Bank D : 4 Kword x 8, 32 Kword x 15 sectors
WS128J : 84-ball (8 mm x 11.6 mm) FBGA package,
WS064J : 80-ball (7 mm x 9 mm) FBGA package
Cyclling Endurance : 1,000,000 cycles per sector
typical
Data retention : 20-years typical
ADVANCE
INFORMATION
Performance Charcteristics
Read access times at 104/80/66 MHz
— Burst access times of 7.0/9.1/11.2 ns @ 30 pF at
industrial temperature range
— Synchronous latency of 45.5/46/56 ns (at 30 pF)
— Asynchronous random access times of 45/45/55 ns
(at 30 pF)
Power dissipation (typical values, C
L
= 30 pF)
— Burst Mode Read: 10 mA @ 80Mhz
— Simultaneous Operation: 25 mA @ 80Mhz
— Program/Erase: 15 mA
— Standby mode: 0.2 µA
Hardware Features
Handshaking feature available
— Provides host system with minimum possible latency
by monitoring RDY
Hardware reset input (RESET#)
— Hardware method to reset the device for reading
array data
WP# input
— Write protect (WP#) function allows protection of
four outermost boot sectors, regardless of sector
protect status
Persistent Sector Protection
— A command sector protection method to lock
combinations of individual sectors and sector groups
to prevent program or erase operations within that
sector
— Sectors can be locked and unlocked in-system at V
CC
level
Password Sector Protection
— A sophisticated sector protection method to lock
combinations of individual sectors and sector groups
to prevent program or erase operations within that
sector using a user-defined 64-bit password
ACC input: Acceleration function reduces
programming time; all sectors locked when ACC =
V
IL
CMOS compatible inputs, CMOS compatible outputs
Low V
CC
write inhibit
Publication Number
WS128J/064J_00
Revision
A
Amendment
1
Issue Date
October 6, 2004
This document contains information on a product under development at Spansion, LLC. The information is intended to help you evaluate this product. Do not design in
this product without contacting the factory. Spansion reserves the right to change or discontinue work on this proposed product without notice.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号