EEWORLDEEWORLDEEWORLD

Part Number

Search

ATF20V8C-15SC

Description
EE PLD, 15ns, PAL-Type, CMOS, PDSO24, 0.300 INCH, PLASTIC, SOIC-24
CategoryProgrammable logic devices    Programmable logic   
File Size375KB,30 Pages
ManufacturerAtmel (Microchip)
Download Datasheet Parametric View All

ATF20V8C-15SC Overview

EE PLD, 15ns, PAL-Type, CMOS, PDSO24, 0.300 INCH, PLASTIC, SOIC-24

ATF20V8C-15SC Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerAtmel (Microchip)
Parts packaging codeSOIC
package instructionSOP, SOP24,.4
Contacts24
Reach Compliance Codecompliant
ArchitecturePAL-TYPE
maximum clock frequency45 MHz
JESD-30 codeR-PDSO-G24
JESD-609 codee0
length15.4 mm
Dedicated input times11
Number of I/O lines8
Number of entries20
Output times8
Number of product terms64
Number of terminals24
Maximum operating temperature70 °C
Minimum operating temperature
organize11 DEDICATED INPUTS, 8 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP24,.4
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)240
power supply5 V
Programmable logic typeEE PLD
propagation delay15 ns
Certification statusNot Qualified
Maximum seat height2.65 mm
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width7.5 mm

ATF20V8C-15SC Preview

Features
Next Generation Equivalent of ATF20V8B (ATF20V8BQ, ATF22V10BQC)
Complimentary Easy-to-use Atmel-WinCUPL Design Software
“Z” Zero Power Compared to “L” Low Power
Edge-sensing Zero Standby Power (10 µA Typical) (CQZ)
Pin-controlled Zero Standby Power (10 µA Typical) Option (C, CQ)
User-controlled Power-down Pin (C, CQ)
High-speed Electrically Erasable Programmable Logic Devices
– 5 ns Maximum Pin-to-pin Delay (C)
CMOS and TTL Compatible Inputs and Outputs
– Pin-keeper Feature Holds Inputs and I/Os to Previous Logic States
– PCI Compliant
High-reliability EE Process
– 20 Year Data Retention
– 100 Erase/Write Cycles
– 2,000V ESD Protection
– 200 mA Latch-up Immunity
Commercial and Industrial Temperature Ranges
AT20V8C Family
High-
performance
EE PLD
ATF20V8C
ATF20V8CQ
ATF20V8CQZ
Pin Configurations
All Pinouts Top View
Pin Name
CLK
IN
I/O
OE
NC
VCC
PD
Function
Clock
Logic Inputs
Bi-directional Buffers
Output Enable
No Internal Connection
+5V Supply
Power-down
PLCC
IN
IN
CLK/IN
NC
VCC
IN
I/O
TSSOP
CLK/IN
IN
IN
(1)
PD/
IN
IN
IN
IN
IN
IN
IN
IN
GND
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
VCC
IN
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
IN
OE/IN
DIP/SOIC
CLK/IN
IN
IN
(1)
PD/IN
IN
IN
IN
IN
IN
IN
IN
GND
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
VCC
IN
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
IN
OE/IN
(1)
4
3
2
1
28
27
26
Note:
1. PD on C and CQ only.
Rev. 0408H–04/01
IN
IN
GND
NC
OE/IN
IN
I/O
12
13
14
15
16
17
18
PD/IN
IN
IN
NC
IN
IN
IN
5
6
7
8
9
10
11
25
24
23
22
21
20
19
I/O
I/O
I/O
NC
I/O
I/O
I/O
1
Block Diagram
Description
The ATF20V8C is a high-performance CMOS (electrically
erasable) programmable logic device (PLD) that utilizes
Atmel’s proven electrically erasable technology. Speeds
down to 5 ns and power dissipation as low as 10 µA are
offered. All speed ranges are specified over the full 5V ±
10% range for industrial temperature ranges, and 5V ± 5%
for commercial ranges.
The ATF20V8C(Q) provides a high-speed CMOS PLD
solution with maximum pin-to-pin delay of 5 ns. The
ATF20V8C(Q) also has a user-controlled power-down fea-
ture, offering “zero” standby power (10 µA typical). The
user-controlled power-down feature allows the user to
manage total system power to meet specific application
requirements and enhance reliability without sacrificing
speed.
The ATF20V8CQZ provides the zero power CMOS PLD
solution, with “zero” standby power (10 µA typical). The
device powers down automatically through Atmel’s pat-
ented Input Transition Detection (ITD) circuitry to the “zero”
standby power mode when all inputs are idle.
Pin “keeper” circuits on input and output pins reduce static
power consumed by pull-ups.
The ATF20V8C(Q)(Z) is the industry-standard 20V8 archi-
tecture. Eight outputs are each allocated eight product
terms. Three different modes of operation, configured auto-
matically with software, allow highly complex logic
functions to be realized.
uncertainty of how V
CC
actually rises in the system, the fol-
lowing conditions are required:
1. The V
CC
rise must be monotonic,
2. After reset occurs, all input and feedback setup
times must be met before driving the clock pin high,
and
3. The clock must remain stable during t
PR
.
Preload of Registered Outputs
The ATF20V8C registers are provided with circuitry to
allow loading of each register with either a high or a low.
This feature will simplify testing since any state can be
forced into the registers to control test sequencing. A
JEDEC file with preload is generated when a source file
with vectors is compiled. Once downloaded, the JEDEC file
preload sequence will be done automatically by most of the
approved programmers after the programming.
Power-up Reset
The registers in the ATF20V8Cs are designed to reset dur-
ing power-up. At a point delayed slightly from V
CC
crossing
V
RST
, all registers will be reset to the low state. As a result,
the registered output state will always be high on power-up.
This feature is critical for state machine initialization. How-
ever, due to the asynchronous nature of reset and the
2
Electronic Signature Word
There are 64 bits of programmable memory that are always
available to the user, even if the device is secured. These
bits can be used for user-specific data.
ATF20V8C Family
0408H–04/01
ATF20V8C Family
Security Fuse Usage
A single fuse is provided to prevent unauthorized copying
of the ATF20V8C’s fuse patterns. Once programmed, fuse
verify and preload are inhibited. However, the 64-bit User
Signature remains accessible.
The security fuse should be programmed last, as its effect
is immediate.
Logic data book section titled, “CMOS PLD Programming
Hardware and Software Support.”
Input and I/O Pull-ups
All ATF20V8C family members have internal input and I/O
“pin-keeper” circuits. Therefore, whenever inputs or I/Os
are not being driven externally, they will maintain their last
driven state. This ensures that all logic array inputs and
device outputs are at known states. These are relatively
weak active circuits that can be easily overridden by TTL-
compatible drivers (see input and I/O diagrams below).
Programming/Erasing
Programming/erasing is performed using standard PLD
programmers. For further information, see the Configurable
Input Diagram
V
CC
100K
INPUT
ESD
PROTECTION
CIRCUIT
I/O Diagram
VCC
OE
DA A
T
VCC
I/O
INPUT
100K
3
0408H–04/01
Functional Logic Diagram Description
The logic option and functional diagrams describe the
ATF20V8C architecture. Eight configurable macrocells can
be configured as a registered output, combinatorial I/O,
combinatorial output or dedicated input.
The ATF20V8C’s macrocell can be configured in one of
three different modes. Each mode makes the ATF20V8Cs
look like a different device. The ATF20V8Cs can be a reg-
istered output, combinatorial I/O, combinatorial output or
dedicated input. Most PLD compilers can choose the right
mode automatically. The user can also force the selection
by supplying the compiler with a mode selection. The deter-
mining factors would be the usage of register versus
combinatorial outputs and dedicated outputs versus output
with output enable control.
The ATF20V8Cs have a user-controlled power-down pin,
which, when active, allows the user to place the device into
a “zero” standby power-down mode. The device can also
operate at high speed. Maximum pin-to-pin delays of 5 ns
are offered. Static power loss due to pull-up resistors is
eliminated by using input and output pin “keeper” circuits
that hold pins to their previous logic levels when idle.
The universal architecture of the ATF20V8Cs can be pro-
grammed to emulate many 24-pin PAL devices. The user
can download the subset device JEDEC programming file
to the PLD programmer and the ATF20V8Cs can be config-
ured to act like the chosen device.
Unused product terms are automatically disabled by the
compiler to decrease power consumption. A security fuse,
when programmed, protects the contents the ATF20V8Cs.
Eight bytes (64 fuses) of User Signature are accessible to
the user for purposes such as storing project name, part
number, revision or date. The User Signature is accessible
regardless of the state of the security fuse.
Compiler Mode Selection
Registered
ABEL, Atmel-ABEL
CUPL
LOG/iC
OrCAD-PLD
PLDesigner
Tango-PLD
Note:
P20V8R
G20V8MS
GAL20V8_R
(1)
“Registered”
P20V8
G20V8
Complex
P20V8C
G20V8MA
GAL20V8_C7
(1)
“Complex”
P20V8
G20V8
Simple
P20V8
G20V8
GAL20V8_C8
(1)
“Simple”
P20V8
G20V8
Auto Select
P20V8
G20V8A
GAL20V8
GAL20V8
P20V8
G20V8
1. Only applicable for version 3.4 or lower.
4
ATF20V8C Family
0408H–04/01
ATF20V8C Family
Registered Mode
PAL Device Emulation/PAL Replacement
The registered mode is used if one or more registers are
required. Each macrocell can be configured as either a reg-
istered or combinatorial output or I/O, or as an input. For a
registered output or I/O, the output is enabled by the OE
pin, and the register is clocked by the CLK pin. Eight prod-
uct terms are allocated to the sum term. For a combinato-
rial output or I/O, the output enable is controlled by a
product term, and seven product terms are allocated to the
sum term. When the macrocell is configured as an input,
the output enable is permanently disabled.
Any register usage will make the compiler select this mode.
The following registered devices can be emulated using
this mode:
20R8
20RP8
20R6
20RP6
20R4
20RP4
Registered Mode Operation
5
0408H–04/01

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号