www.fairchildsemi.com
TMC2011A/2111A
Variable-Length Shift Register
Features
• Low power CMOS
• TMC2011A is a pin compatible replacement for the
TDC1011 and TMC2011
• TMC2211A is a pin compatible replacement for the
TMC2111
• Inputs and outputs are TTL compatible
• DC–40MHz clock rate
• Selectable delay lengths (TMC2011A: 3 to 18 stages,
TMC2111A: 1 to 16 stages)
• Special 4-bit wide mixed-delay mode (TMC2011A)
• Available in 24-pin CERDIP and plastic DIP and 28-lead
Plastic Leadless Chip Carrier
Applications
•
•
•
•
•
•
Video filtering
High speed data registers
Local storage registers
Digital delay lines
Television special effects
Pipeline register
Description
The TMC2011A and TMC2111A are high-speed, byte-wide
shift registers with programmable delay lengths.
The TMC2011A can be programmed to any length between
3 and 18 stages. It offers a special split-word mode which
allows for mixed delay lengths. The TMC2011A, con-
structed in low-power CMOS, is pin and function compatible
with the bipolar TDC1011.
The TMC2111A is a byte-wide shift register that can be pro-
grammed to lengths of 1 to 16 stages.
The TMC2011A and TMC2111A are fully synchronous,
with all operations controlled by a single master clock. Input
and output registers are positive-edge triggered D-type flip-
flops. The length and mode controls are also registered. Both
devices operate with a maximum clock rate of 40 MHz.
Fabricated in a submicron CMOS process, the TMC2011A
and TMC2111A are TTL-compatible, and are available in
24-pin CERDIP and Plastic DIP packages as well as a
28-lead Plastic Leadless Chip Carrier.
Block Diagrams
TMC2011A
DI
3-0
R
1
R
2
R
3
4
4
L
3-0
4
R
L
4
4-Bit Wide
1 of 16 Selector
4-Bit Wide
1 of 16 Selector
R
16
4
4
4
R
18
4
4
DO
3-0
L
3-0
R
L
8
4
8-Bit Wide
1 of 16 Selector
8
R
17
TMC2111A
DI
7-0
R
1
8
R
14
8
8
R
16
8
8
DO
7-0
R
15
4
8
4
MC
CLK
R
I
4
4
R
18
4
4
DO
7-4
CLK
65-2011A-02
4
4
4
R
16
4
DI
7-4
4
R
1
R
2
R
3
R
17
65-2011A-01
Rev. 1.1.0
TMC2011A/2111A
PRODUCT SPECIFICATION
Functional Description
The TMC2011A consists of two 4-bit wide, programmable
length shift registers. The TMC2111A consists of a single
8-bit wide, programmable length shift register. The internal
registers of each device share control signals and a common
clock.
Pin Assignments
24 Lead DIP (B2, N2) Packages
DI
0
DI
1
DI
2
DI
3
TMC2011A
L
0
L
1
V
DD
CLK
DI
4
DI
5
DI
6
DI
7
12
13
1
24
DO
0
DO
1
DO
2
DO
3
L
2
L
3
GND
MC
DO
4
DO
5
DO
6
DO
7
DI
0
DI
1
DI
2
DI
3
1
24
DO
0
DO
1
DO
2
DO
3
L
1
V
DD
CLK
DI
4
DI
5
DI
6
DI
7
12
TMC2111A
L
0
L
2
L
3
GND
GND
DO
4
DO
5
DO
6
13
DO
7
65-2011A-03
28 Lead PLCC (R3) Package
DI
2
DI
1
DI
0
DO
0
DO
1
DO
2
DO
3
DI
2
DI
1
DI
0
DO
0
DO
1
DO
2
DO
3
1 28
1 28
DI
3
L
0
L
1
V
DD
CLK
DI
4
NC
TMC2011A
NC
L
2
L
3
GND
GND
MC
NC
DI
3
L
0
L
1
V
DD
CLK
DI
4
NC
TMC2111A
NC
L
2
L
3
GND
GND
MC
NC
DI
5
DI
6
DI
7
DO
7
DO
6
DO
5
DO
4
2
DI
5
DI
6
DI
7
DO
7
DO
6
DO
5
DO
4
65-2011A-04
PRODUCT SPECIFICATION
TMC2011A/2111A
Pin Descriptions – TMC2011A
Pin Number
Pin Name
Power
V
DD
GND
Data Inputs
DI
7-0
12,11,10,
9,4,3,2,1
14,13,12,
10,5,4,3,2
Data Input.
Eight inputs are provided for the data, which pass through the
shift register unchanged. The eight inputs on the TMC2011A are divided
into two groups of four bits to allow mixed delay operation. The lengths of
these two groups are different when the Mode Control (MC) is HIGH (see
Table 1). When MC is LOW both groups have equal delays.
Data Output.
The outputs of the shift register are delayed relative to the
input signals. The amount of the delay is programmable (see Table 1).
The outputs remain valid for a minimum of t
HO
nanoseconds after the
leading edge of CLK. This allow the data to be latched into circuits with
non-zero hold time requirements.
Master Clock.
All inputs and outputs are synchronous and operate from a
single master clock. All operations occur on the rising edge of the master
clock.
Length Select.
The length select input is used to determine the register
delay of the TMC2011A. This input is registered and affects the output t
DO
after the clock edge after it is input to the device (see Timing Diagram).
Delay lengths are specified in Table 1.
Mode Control.
The Mode Control is used to select the special 4-bit wide
split mode. When HIGH, the delay on DO
7-4
is fixed at 18 stages, while
DO
3-0
have the delay specified by the length select. When MC is LOW, all
eight bits have equal delays as specified by the length select.
7
18
8
21,22
Supply Voltage.
The TMC2011A and operates from a single +5V supply.
All power and ground lines must be connected.
Ground.
The TMC2011A operates from a single +5V supply. All power
and ground lines must be connected.
DIP
PLCC
Pin Function Description
Data Outputs
DO
7-0
13,14,15,
16,21,22,
23,24
15,16,17,
18,26,27,
28,1
Controls
CLK
8
9
L
3-0
19,20,6,5
23,24,7,6
MC
17
20
3
TMC2011A/2111A
PRODUCT SPECIFICATION
Pin Descriptions – TMC2111A
Pin Number
Pin Name
Power
V
DD
GND
Data Inputs
DI
7-0
12,11,10,
9,4,3,2,1
14,13,12,
10,5,4,3,2
Data Input.
Eight inputs are provided for the data, which pass through the
shift register unchanged. The TMC2111A consists of a single group of
eight bits with all data bits having equal delays.
Data Output.
The outputs of the shift register are delayed relative to the
input signals. The amount of the delay is programmable (see Table 1).
The outputs remain valid for a minimum of t
HO
nanoseconds after the
leading edge of CLK. This allow the data to be latched into circuits with
non-zero hold time requirements.
Master Clock.
All inputs and outputs are synchronous and operate from a
single master clock. All operations occur on the rising edge of the master
clock.
Length Select.
The length select input is used to determine the register
delay of the TMC2111A. This input is registered and affects the output t
DO
after the clock edge after it is input to the device (see Timing Diagram).
Delay lengths are specified in Table 1.
7
17,18
8
20,21,22
Supply Voltage.
The TMC2111A operates from a single +5V supply. All
power and ground lines must be connected.
Ground.
The TMC2111A operates from a single +5V supply. All power
and ground lines must be connected.
DIP
PLCC
Pin Function Description
Data Outputs
DO
7-0
13,14,15,
16,21,22,
23,24
15,16,17,
18,26,27,
28,1
Controls
CLK
8
9
L
3-0
19,20,6,5
23,24,7,6
Table 1. Programming Length Controls
TMC2011A
Input Code
L
3
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
4
L
2
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
L
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
L
0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
Mode (MC) =0
DO
3-0
Length
DO
7-4
Length
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
Mode (MC) =1
DO
3-0
Length
DO
7-4
Length
18
18
18
18
18
18
18
18
18
18
18
18
18
18
18
18
TMC2111A
DO
7-0
Length
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
PRODUCT SPECIFICATION
TMC2011A/2111A
Absolute Maximum Ratings
(beyond which the device may be damaged)
1
Parameter
Supply Voltage
Input Voltage
Output, Applied Voltage
2
Output, Externally Forced Current
3,4
Output, Short Circuit Duration (single output in HIGH state to
ground)
Operating, Ambient Temperature
Junction Temperature
Storage Temperature
Lead Soldering (10 seconds)
-65
-20
Min
-0.5
-0.5
-0.5
-3.0
Typ
Max
7.0
V
DD
+ 0.5
V
DD
+ 0.5
6.0
1
110
140
150
300
Unit
V
V
V
mA
sec
°
C
°
C
°
C
°
C
Notes:
1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if
Operating Conditions are not exceeded.
2. Applied voltage must be current limited to specified range.
3. Forcing voltage must be limited to specified range.
4. Current is specified as conventional current flowing into the device.
Operating Conditions
Parameter
V
DD
f
CLK
t
PWH
t
PWL
t
S
t
H
V
IH
V
IL
I
OH
I
OL
T
A
Power Supply Voltage
Clock frequency
CLK pulse width, HIGH
CLK pulse width, LOW
Input Data Set-up Time
Input Data Hold Time
Input Voltage, Logic HIGH
Input Voltage, Logic LOW
Output Current, Logic HIGH
Output Current, Logic LOW
Ambient Temperature, Still Air
0
DI
7-0
, L
3-0
, MC
CLK
TMC2011A, 2111A
TMC2011A-1, 2111A-1
12
12
6
1
2.0
2.6
0.8
-2.0
4.0
70
V
mA
mA
°
C
Min
4.75
Nom
5.0
Max
5.25
30
40
ns
ns
ns
ns
V
Units
V
MHz
5