EEWORLDEEWORLDEEWORLD

Part Number

Search

IS42S16800D-7TI

Description
Synchronous DRAM, 8MX16, 5.4ns, CMOS, PDSO54, PLASTIC, TSOP2-54
Categorystorage    storage   
File Size535KB,62 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

IS42S16800D-7TI Overview

Synchronous DRAM, 8MX16, 5.4ns, CMOS, PDSO54, PLASTIC, TSOP2-54

IS42S16800D-7TI Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeTSOP2
package instructionPLASTIC, TSOP2-54
Contacts54
Reach Compliance Codeunknown
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time5.4 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)143 MHz
I/O typeCOMMON
interleaved burst length1,2,4,8
JESD-30 codeR-PDSO-G54
JESD-609 codee0
length22.22 mm
memory density134217728 bit
Memory IC TypeSYNCHRONOUS DRAM
memory width16
Humidity sensitivity level3
Number of functions1
Number of ports1
Number of terminals54
word count8388608 words
character code8000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8MX16
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP2
Encapsulate equivalent codeTSOP54,.46,32
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3.3 V
Certification statusNot Qualified
refresh cycle4096
Maximum seat height1.2 mm
self refreshYES
Continuous burst length1,2,4,8,FP
Maximum standby current0.001 A
Maximum slew rate0.13 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width10.16 mm
IS42S81600D
IS42S16800D
16Meg x 8, 8Meg x16
128-MBIT SYNCHRONOUS DRAM
JULY 2008
FEATURES
• Clock frequency: 166, 143, 133 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Power supply
IS42S81600D
IS42S16800D
• LVTTL interface
• Programmable burst length
– (1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Auto Refresh (CBR)
• Self Refresh with programmable refresh periods
• 4096 refresh cycles every 64 ms
• Random column address every clock cycle
• Programmable
CAS
latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
• Industrial Temperature Availability
• Lead-free Availability
V
DDQ
V
DD
3.3V 3.3V
3.3V 3.3V
OVERVIEW
ISSI
's 128Mb Synchronous DRAM achieves high-speed
data transfer using pipeline architecture. All inputs and
outputs signals refer to the rising edge of the clock
input.The 128Mb SDRAM is organized as follows.
IS42S81600D
4M x8x4 Banks
54-pin TSOPII
IS42S16800D
2M x16x4 Banks
54-pin TSOPII
54-ball BGA
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS
Latency = 3
CAS
Latency = 2
Clk Frequency
CAS
Latency = 3
CAS
Latency = 2
Access Time from Clock
CAS
Latency = 3
CAS
Latency = 2
-6
6
8
166
125
5.4
6.5
-7
7
10
143
100
5.4
6.5
-75E
7.5
133
6.5
Unit
ns
ns
Mhz
Mhz
ns
ns
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any
time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are
advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com
Rev. E
07/28/08
1
Understanding 28GHz 5G Communication Band RF Front-End Modules
With the expected imminent commercialization of 5G millimeter wave, the research and development of key companies in the industry is progressing smoothly, and the specification, design and verificatio...
Aguilera Wireless Connectivity
Wireless router principle
Hello everyone, can you help me find a book that introduces the principles of wireless routers? Thank you!...
伍玉斌1 Wireless Connectivity
Wireless Communication Basics
"Basics of Wireless Communication" is written by Tse, a new generation of authority in the field of wireless communication, based on teaching practice. It has been used as a textbook by many prestigio...
arui1999 Download Centre
How to remove this warning?
As shown above, a parameter d is assigned a value of 0 in the program, but the compilation prompt does not use it. There is another parameter c, which is also assigned a value, the same. There is no o...
chenbingjy stm32/stm8
Read the DSP6713 datasheet
To draw the minimum system of TMS320C6713, we mainly focus on the core hardware, such as power supply, reset, clock, and startup mode configuration. If you do not add related peripherals, you can skip...
Aguilera DSP and ARM Processors
Interface Design between TMS320C6201/6701 DSP Processor and FLASH Memory
DSP is a digital signal processor designed for real-time digital signal processing. It is very suitable for embedded real-time systems because of its outstanding advantages of fast computing speed, sm...
Aguilera Microcontroller MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号