EEWORLDEEWORLDEEWORLD

Part Number

Search

530RA111M000DGR

Description
LVPECL Output Clock Oscillator, 111MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530RA111M000DGR Overview

LVPECL Output Clock Oscillator, 111MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530RA111M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency111 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
MSP430 - Key interrupt control small light flip
/** Copyright (c)...* All rights reserved.** File name: main.c* File identifier: NO* Hardware description: P1.3 on the development board is connected to the button, and P1.0 is connected to the LED (c...
火辣西米秀 Microcontroller MCU
RFID will not only change the retail industry and IT, it will also deeply affect our lives.
[Abstract] When we talk about the retail industry, we will think of RFID without hesitation, but is RFID only related to the retail industry or even the IT industry? The answer is no. Before Christmas...
tmily RF/Wirelessly
ESP32-IDF V4.3 LVGL Fastest Porting Guide
ESP32-IDF V4.3 LVGL Porting Guide Software EnvironmentVSCODE-ESP32-IDF4.3 plugin version LVGL project for ESP32Hardware EnvironmentESP32-D2WD Zhongjingyuan 0.96TFT, plug-in versionTransplantation Guid...
jszszzy Domestic Chip Exchange
They are both AR HUDs, why is DLP better?
TI DLP technology is becoming increasingly popular in automotive applications such as augmented reality (AR) head-up displays (HUDs), one of the main reasons being its bright and vivid colors. To bett...
EEWORLD社区 TI Technology Forum
Mid-Autumn Festival Gift-TI-36X Pro Scientific Calculator
Thanks to EE for the gift during the Mid-Autumn Festival:Very powerful, with integrated solar charging!!...
电子微创意 Talking
Reset mode of TMS320C6678
There are four reset modes in total. The first three reset modes will trigger RESETSTAT, while local reset will not trigger RESETSTAT.(1) Power-on reset(2) Hardware reset(3) Software resetSee the manu...
灞波儿奔 DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号