EEWORLDEEWORLDEEWORLD

Part Number

Search

S1528CCEB-FREQ(T)

Description
CMOS Output Clock Oscillator, 1.5MHz Min, 27MHz Max,
CategoryPassive components    oscillator   
File Size118KB,2 Pages
ManufacturerSaronix
Download Datasheet Parametric View All

S1528CCEB-FREQ(T) Overview

CMOS Output Clock Oscillator, 1.5MHz Min, 27MHz Max,

S1528CCEB-FREQ(T) Parametric

Parameter NameAttribute value
MakerSaronix
Reach Compliance Codeunknown
Maximum control voltage4.5 V
Minimum control voltage0.5 V
maximum descent time5 ns
Frequency Adjustment - MechanicalNO
Frequency offset/pull rate20 ppm
frequency stability50%
linearity10%
Manufacturer's serial numberS1528
Installation featuresSURFACE MOUNT
Maximum operating frequency27 MHz
Minimum operating frequency1.5 MHz
Maximum operating temperature85 °C
Minimum operating temperature
Oscillator typeCMOS
Output load10 TTL, 50 pF
physical size13.2mm x 8.74mm x 5.9mm
longest rise time5 ns
Nominal supply voltage5 V
surface mountYES
maximum symmetry40/60 %
SaRonix
Voltage Controlled Crystal Oscillator
Technical Data
Frequency Range:
Frequency Stability:
Temperature Range:
Operating:
Storage:
Supply Voltage:
Recommended Operating:
Supply Current:
Output:
ACTUAL SIZE
CMOS / TTL
S1528 Series
1.5 MHz to 27 MHz
±50 ppm over all conditions: operating temperature, voltage change,
load change, calibration tolerance, aging, with V
C
= 2.5V
0 to +70°C, 0 to +85°C, -40 to +85°C
-55 to +125°C
5V ±5%
20mA typ, 30mA max @ 25°C, 40mA max @ operating temp range
Symmetry:
Rise & Fall Times:
Logic 0:
Logic 1:
Load:
Period Jitter RMS:
Pull Characteristics:
Input Impedance:
Frequency Response (-3dB):
Pullability:
Control Voltage:
Transfer Function:
Linearity:
Center Control Voltage:
Mechanical:
Shock:
Solderability:
Terminal Strength:
Vibration:
Resistance to Soldering Heat:
Environmental:
Thermal Shock:
Moisture Resistance:
Description
A voltage controlled crystal oscillator
providing precise rise and fall times to
drive high performance applications. The
device is packaged in a 6-pin, SMD, J
leaded package. The plastic molded sur-
face mountable package is ideal for to-
day's automated assembly environments.
Applications
• For use with phase-locked loop (PLL)
for clock and data recovery, frequency
translation, or frequency synthesis ap-
plications in video, telephony, and data
communication environments.
• Plastic molded, J-lead SMD package
• TTL and CMOS compatible
• Tri-state output
• For frequencies above 27 MHz, see
SaRonix S1518 Series
• Available as 3.3V version, see SaRonix
S1328 Series
• Available on tape & reel; 24mm tape,
500pcs per reel
Output Waveform
CMOS
T
r
1 LEVEL
80% V
DD
50% V
DD
20% V
DD
0 LEVEL
SYMMETRY
SYMMETRY
2.5 VDC
1.5 VDC
0.5 VDC
GND
T
f
T
r
TTL
T
f
V
DD
See Part Numbering Guide and Output Waveform
5ns max, 20% to 80% V
DD,
CMOS
4ns max, 0.4V to 2.4 VDC, TTL
10% V
DD
max for CMOS or 0.4 VDC max for TTL
V
CC
-0.6 VDC for CMOS or 2.4 VDC min for TTL
50pF or 10 TTL
8ps max
50KΩ min
20kHz
±20, ±50, ±70, ±100 ppm APR* (See Part Numbering Guide)
0.5 to 4.5V
Frequency increases when Control Voltage increases
10% max
2.5V
MIL-STD-883,
MIL-STD-883,
MIL-STD-202,
MIL-STD-883,
MIL-STD-202,
Method 2002, Condition B
Method 2003
Method 211, Conditions A & C
Method 2007, Condition A
Method 210, Condition I or J
MIL-STD-883, Method 1011, Condition A
MIL-STD-883, Method 1004
*
APR = (VCXO Pull relative to specified Output Freq. @ nominal control voltage) – (VCXO Freq. Stability)
DS-147
REV C
SaRonix
141 Jefferson Drive • Menlo Park, CA 94025 • USA • 650-470-7700 • 800-227-8974 • Fax 650-462-9894

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号