EEWORLDEEWORLDEEWORLD

Part Number

Search

CD-700LAFNBB-30.000

Description
PHASE LOCKED LOOP, CQCC16, HERMETIC SEALED, CERAMIC, SMD-16
CategoryAnalog mixed-signal IC    The signal circuit   
File Size147KB,14 Pages
ManufacturerVectron International, Inc.
Websitehttp://www.vectron.com/
Environmental Compliance  
Download Datasheet Parametric View All

CD-700LAFNBB-30.000 Overview

PHASE LOCKED LOOP, CQCC16, HERMETIC SEALED, CERAMIC, SMD-16

CD-700LAFNBB-30.000 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerVectron International, Inc.
Parts packaging codeSOIC
package instructionHERMETIC SEALED, CERAMIC, SMD-16
Contacts16
Reach Compliance Codecompliant
Analog Integrated Circuits - Other TypesPHASE LOCKED LOOP
JESD-30 codeR-CQCC-N16
JESD-609 codee4
length7.49 mm
Humidity sensitivity level1
Number of functions1
Number of terminals16
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQCCN
Package shapeRECTANGULAR
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height2.13 mm
Maximum supply voltage (Vsup)3.63 V
Minimum supply voltage (Vsup)2.97 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceGOLD OVER NICKEL
Terminal formNO LEAD
Terminal pitch1.02 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width5.08 mm
CD-700
Complete VCXO Based Phase Lock Loop
Features
5 x 7.5 x 2 mm, smallest VCXO PLL available
Output Frequencies to 65.536 MHz
5.0 or 3.3 Vdc operation
Tri-State Output
Loss of Signal Alarm
VCXO with CMOS outputs
0/70 or –40/85
°C
temperature range
Hermetically sealed ceramic SMD package
Applications
Frequency Translation
Clock Smoothing, Clock Switching
NRZ Clock recovery
LOS
(8)
PHO OPN
(3)
(2)
OPOUT
(1)
VC
(16)
LOSIN
(4)
DSLAM, ADM, ATM, Aggregation, Optical
Switching/Routing, Base Station
Low jitter PLL’s
DATAIN
(5)
CLKIN
(6)
VCXO
Phase
Detector
and LOS
OP-Amp
OUT1
(13)
Description
Optional
n
2 Divider
OUT2
(11)
RCLK RDATA
(9)
(10)
OPP
(15)
GND
(7)
VDD
(14)
HIZ
(12)
The VI CD-700 is a user-configurable crystal
based PLL integrated circuit. It includes a digital
phase detector, op-amp, VCXO and additional
integrated functions for use in digital
synchronization applications. Loop filter software
is available as well SPICE models for circuit
simulation.
Figure 1. CD-700 Block Diagram
Vectron International 166 Glover Avenue, Norwalk CT 06856-5160
Tel:1-88-VECTRON-1
e-mail: vectron@vectron.com
EEWORLD University Hall----Principles of Automatic Control Lu Jingchao, Northwestern Polytechnical University
Principles of Automatic Control Lu Jingchao, Northwestern Polytechnical University : https://training.eeworld.com.cn/course/5216This course is an important professional basic course for automatic cont...
木犯001号 Industrial Control Electronics
Advantages and prospects of CC1312R compared with CC1310
1. Introduction to CC1310 CC1310 is a cost-effective ultra-low power RF device below 1GHz. It is highly integrated with active RF and MCU with ultra-low current consumption. This excellent performance...
火辣西米秀 Wireless Connectivity
Open source FabGL graphics library for ESP32
FabGL LibraryFabGL is primarily a graphics library for the ESP32. It implements several display drivers (for direct VGA output as well as I2C and SPI LCD drivers).FabGL can also take input from a PS/2...
dcexpert MicroPython Open Source section
The problem of combining Arm and Linux
[size=4][color=#000000][backcolor=white]The definition of embedded system should be a special computer system that is application-centric, based on computer technology, with tailorable software and ha...
灞波儿奔 Microcontroller MCU
Bluetooth Protocol Analysis_Protocol Architecture
1. Introduction Based on "Bluetooth Protocol Analysis_Basic Concepts", understand the composition of the Bluetooth protocol from the perspective of the overall architecture in order to deepen your und...
Aguilera Wireless Connectivity
How to calculate the power of the power amplifier under drain bias?
I would like to ask, how to calculate the power of the power amplifier under a certain pulse width and duty cycle; some amplifier data sheets give data under continuous wave operation, and some give d...
明天你好123 Analog electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号