EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT70T06L25PF

Description
Dual-Port SRAM, 16KX8, 25ns, CMOS, PQFP64, 14 X 14 MM, 1.40 MM HEIGHT, TQFP-64
Categorystorage    storage   
File Size147KB,18 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDT70T06L25PF Overview

Dual-Port SRAM, 16KX8, 25ns, CMOS, PQFP64, 14 X 14 MM, 1.40 MM HEIGHT, TQFP-64

IDT70T06L25PF Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeQFP
package instruction14 X 14 MM, 1.40 MM HEIGHT, TQFP-64
Contacts64
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time25 ns
JESD-30 codeS-PQFP-G64
JESD-609 codee0
length14 mm
memory density131072 bit
Memory IC TypeDUAL-PORT SRAM
memory width8
Humidity sensitivity level3
Number of functions1
Number of terminals64
word count16384 words
character code16000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize16KX8
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2.6 V
Minimum supply voltage (Vsup)2.4 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationQUAD
Maximum time at peak reflow temperature20
width14 mm
HIGH-SPEED 2.5V
16/8K x 8 DUAL-PORT
STATIC RAM
.eatures
x
x
PRELIMINARY
IDT70T06/5L
x
x
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Commercial: 20/25ns (max.)
– Industrial: 25ns (max.)
Low-power operation
– IDT70T06/5L
Active: 200mW (typ.)
Standby: 600µW (typ.)
IDT70T06/5 easily expands data bus width to 16 bits or
more using the Master/Slave select when cascading more
than one device
x
x
x
x
x
x
x
x
x
M/S = V
IH
for
BUSY
output flag on Master
M/S = V
IL
for
BUSY
input on Slave
Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
Battery backup operation—2V data retention
LVTTL-compatible, single 2.5V (±100mV) power supply
Available in a 64-pin TQFP and 100-pin
fpBGA
Industrial temperature range (-40°C to +85°C) is available
for selected speeds
.unctional Block Diagram
OE
L
CE
L
R/W
L
OE
R
CE
R
R/W
R
I/O
0L
- I/O
7L
I/O
Control
BUSY
L
(2,3)
,
I/O
Control
I/O
0R
-I/O
7R
BUSY
R
A
13R
(1)
A
0R
(2,3)
A
13L
(1)
A
0L
Address
Decoder
14
MEMORY
ARRAY
14
Address
Decoder
CE
L
OE
L
R/W
L
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
R
OE
R
R/W
R
SEM
L
(3)
INT
L
M/S
SEM
R
INT
R
(3)
5668 drw 01
NOTES:
1. A
13
is a NC for IDT70T05.
2. (MASTER):
BUSY
is output; (SLAVE):
BUSY
is input.
3.
BUSY
outputs and
INT
outputs are non-tri-stated push-pull.
AUGUST 2002
1
©2002 Integrated Device Technology, Inc.
DSC-5668/1
6.07

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号