D ts e t
aa h e
R c e t r lc r nc
o h se Ee to is
Ma u a t r dCo o e t
n fc u e
mp n n s
R c e tr b a d d c mp n ns ae
o h se rn e
o oet r
ma ua trd u ig ete dewaes
n fcue sn i r i/ fr
h
p rh s d f m te oiia s p l r
uc a e r
o h r n l u pi s
g
e
o R c e tr waes rce td f m
r o h se
fr e rae r
o
te oiia I. Al rce t n ae
h
r nl P
g
l e rai s r
o
d n wi tea p o a o teOC
o e t h p rv l f h
h
M.
P r aetse u igoiia fcoy
at r e td sn r n la tr
s
g
ts p o rmso R c e tr e eo e
e t rga
r o h se d v lp d
ts s lt n t g aa te p o u t
e t oui s o u rne
o
rd c
me t o e c e teOC d t s e t
es r x e d h
M aa h e.
Qu l yOv riw
ai
t
e ve
• IO- 0 1
S 90
•A 92 cr ct n
S 1 0 et ai
i
o
• Qu l e Ma ua trr Ls (
ai d
n fcues it QML MI- R -
) LP F
385
53
•C a sQ Mitr
ls
lay
i
•C a sVS a eL v l
ls
p c ee
• Qu l e S p l r Ls o D sr uos( L )
ai d u pi s it f it b tr QS D
e
i
•R c e trsacic l u pir oD A a d
o h se i
r ia s p l t L n
t
e
me t aln u t a dD A sa d r s
es lid sr n L tn ad .
y
R c e tr lcrnc , L i c mmi e t
o h se Ee t is L C s o
o
tdo
t
s p ligp o u t ta s t f c so r x e t-
u pyn rd cs h t ai y u tme e p ca
s
t n fr u lya daee u loto eoiial
i s o q ai n r q a t h s r n l
o
t
g
y
s p l db id sr ma ua trr.
u pi
e yn ut
y n fcues
T eoiia ma ua trr d ts e t c o a yn ti d c me t e e t tep r r n e
h r n l n fcue’ aa h e a c mp n ig hs o u n r cs h ef ma c
g
s
o
a ds e ic t n o teR c e tr n fcue v rino ti d vc . o h se Ee t n
n p c ai s f h o h se ma ua trd eso f hs e ie R c e tr lcr -
o
o
isg aa te tep r r n eo i s mio d co p o u t t teoiia OE s e ic -
c u rne s h ef ma c ft e c n u tr rd cs o h r n l M p c a
o
s
g
t n .T pc lv le aefr eee c p r o e o l. eti mii m o ma i m rt g
i s ‘y ia’ au s r o rfrn e up s s ny C r n nmu
o
a
r xmu ai s
n
ma b b s do p o u t h rceiain d sg , i lt n o s mpetsig
y e a e n rd c c aa tr t , e in smuai , r a l e t .
z o
o
n
© 2 1 R cetr l t n s LC Al i t R sre 0 1 2 1
0 3 ohs E cr i , L . lRg s eevd 7 1 0 3
e e oc
h
T l r m r, l s v iw wrcl . m
o e n oe p ae it w . e c o
a
e
s
o ec
Data Sheet
FEATURES
Supports DOCSIS 2.0 and EuroDOCSIS specifications for
reverse path transmission systems
Gain programmable in 1 dB steps over a 59 dB range
Low distortion at 61 dBmV output
−59 dBc SFDR at 21 MHz
−54 dBc SFDR at 65 MHz
Output noise level at minimum gain 1.3 nV/√Hz
Maintains 75 Ω output impedance in transmit-enable and
transmit-disable condition
Upper bandwidth of 100 MHz (full gain range)
3.3 V supply operation
Supports SPI® interfaces
V
IN+
DIFF
OR SINGLE
INPUT
AMP
VERNIER
3.3 V Upstream
Cable Line Driver
AD8324
FUNCTIONAL BLOCK DIAGRAM
BYP
V
OUT+
ATTENUATION
CORE
OUTPUT
STAGE
V
OUT–
8
DECODE
8
POWER-
DOWN LOGIC
RAMP
Z
OUT
DIFF =
75Ω
V
IN–
Z
IN
(SINGLE) = 550Ω
Z
IN
(DIFF) = 1100Ω
AD8324
DATA LATCH
8
04339-0-001
SHIFT
REGISTER
APPLICATIONS
DOCSIS 2.0 and EuroDOCSIS cable modems
CATV set-top boxes
CATV telephony modems
Coaxial and twisted pair line drivers
GND
DATEN SDATA
CLK
TXEN
SLEEP
Figure 1.
GENERAL DESCRIPTION
The
AD8324
is a low cost amplifier designed for coaxial line
driving. The features and specifications make the
AD8324
ideally suited for DOCSIS® 2.0
1
and EuroDOCSIS™ applications.
The gain of the
AD8324
is digitally controlled. An 8-bit serial
word determines the desired output gain over a 59 dB range,
resulting in gain changes of 1 dB/LSB.
The
AD8324
accepts a differential or single-ended input signal.
The output is specified for driving a 75 Ω load through a 1:1
transformer.
Distortion performance of –54 dBc is achieved with an output
level up to 61 dBmV at 65 MHz bandwidth.
This device has a sleep mode function that reduces the quiescent
current to 30 μA and a full power-down function that reduces
power-down current to 2.5 mA.
The
AD8324
is packaged in a low cost, 20-lead LFCSP and a
20-lead QSOP. The
AD8324
operates from a single 3.3 V supply.
–80
5
15
25
35
45
FREQUENCY (MHz)
55
65
–40
–50
DISTORTION (dBc)
V
OUT
= 61dBmV @ DEC 60
THIRD HARMONIC
–60
–70
V
OUT
= 61dBmV @ DEC 60
SECOND HARMONIC
04339-0-002
Figure 2. Worst Harmonic Distortion vs. Frequency
1
DOCSIS is a registered trademark of Cable Television Laboratories, Inc.
Rev. B
Document Feedback
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 ©2003–2013 Analog Devices, Inc. All rights reserved.
Technical Support
www.analog.com
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
AD8324
TABLE OF CONTENTS
Features .............................................................................................. 1
Applications ....................................................................................... 1
Functional Block Diagram .............................................................. 1
General Description ......................................................................... 1
Revision History ............................................................................... 2
Specifications..................................................................................... 3
Logic Inputs (TTL-/CMOS-Compatible Logic)....................... 4
Timing Requirements .................................................................. 5
Absolute Maximum Ratings............................................................ 6
Thermal Resistance ...................................................................... 6
ESD Caution .................................................................................. 6
Pin Configurations and Function Descriptions ........................... 7
Typical Performance Characteristics ............................................. 8
Test Circuit ...................................................................................... 11
Applications Information .............................................................. 12
General Applications.................................................................. 12
Circuit Description..................................................................... 12
Data Sheet
Gain Programming for the AD8324 ........................................ 12
Input Bias, Impedance, and Termination................................ 12
Output Bias, Impedance, and Termination ............................ 12
Power Supply............................................................................... 13
Signal Integrity Layout Considerations ................................... 13
Initial Power-Up ......................................................................... 13
RAMP Pin and BYP Pin Features ............................................ 13
Power Saving Features ............................................................... 14
Distortion, Adjacent Channel Power, and DOCSIS .............. 14
Utilizing Diplex Filters .............................................................. 14
Noise and DOCSIS ..................................................................... 14
Differential Signal Source ......................................................... 15
Differential Signal from Single-Ended Source ....................... 15
Single-Ended Source .................................................................. 15
Outline Dimensions ....................................................................... 16
Ordering Guide .......................................................................... 16
REVISION HISTORY
7/13—Rev. A to Rev. B
Changes to General Description Section ...................................... 1
Changes to Table 6 ............................................................................ 7
Added Test Circuits Section .......................................................... 11
Changed Applications Section to Applications
Information Section ....................................................................... 12
Changes to Output Bias, Impedance, and
Termination Section ....................................................................... 12
Deleted Evaluation Board Features and Operation Section ..... 13
Deleted Overshoot on PC Printer Ports Section, Installing
Visual Basic Control Software Section, Running AD8324
Software Section, Figure 27; Renumbered Sequentially,
Controlling Gain/Attenuation of the AD8324 Section,
Figure 28, Transmit Enable and Sleep Mode Section, and
Memory Functions Section ........................................................... 14
Changes to Distortion, Adjacent Channel Power, and
DOCSIS Section and Noise and DOCSIS Section ..................... 14
Deleted Figure 29 ............................................................................ 15
Changes to Differential Signal from Single-Ended Source
Section, Single-Ended Source Section, Figure 26, and
Table 8 .............................................................................................. 15
Updated Outline Dimensions ....................................................... 16
Changes to Ordering Guide .......................................................... 16
7/05—Rev. 0 to Rev. A
Updated Absolute Maximum Ratings Page ...................................5
Updated Outline Dimensions ....................................................... 16
Changes to Ordering Guide .......................................................... 16
10/03—Revision 0: Initial Version
Rev. B | Page 2 of 16
Data Sheet
SPECIFICATIONS
AD8324
T
A
= 25°C, V
CC
= 3.3 V, R
L
= R
IN
= 75 Ω, V
IN
(differential) = 27.5 dBmV, unless otherwise noted. The
AD8324
is characterized using a 1:1
transformer
1
at the device output.
Table 1.
Parameter
INPUT CHARACTERISTICS
Specified AC Voltage
Input Resistance
Input Capacitance
GAIN CONTROL INTERFACE
Voltage Gain Range
Maximum Gain
Minimum Gain
Output Step Size
2
Output Step Size Temperature Coefficient
OUTPUT CHARACTERISTICS
Bandwidth (–3 dB)
Bandwidth Roll-Off
1 dB Compression Point
3
Output Noise
2
Maximum Gain
Minimum Gain
Transmit Disable
Noise Figure
2
Maximum Gain
Differential Output Impedance
OVERALL PERFORMANCE
Second-Order Harmonic Distortion
5, 3
Test Conditions/Comments
Output = 61 dBmV, maximum gain
Single-ended input
Differential input
Min
Typ
27.5
550
1100
2
58
32.5
–26.5
0.6
59
33.5
–25.5
1.0
±0.004
100
1.7
21
3.7
157
1.3
1.1
15.5
75 ± 30%
4
166
1.5
1.2
16.0
60
34.5
–24.5
1.4
Max
Unit
dBmV
Ω
Ω
pF
dB
dB
dB
dB/LSB
dB/°C
MHz
dB
dBm
dBm
nV/√Hz
nV/√Hz
nV/√Hz
dB
Ω
Gain code = 60 decimal code
Gain code = 1 decimal code
T
A
= –40°C to +85°C
All gain codes (1 decimal code to 60 decimal
codes)
f = 65 MHz
Maximum gain, f = 10 MHz, output referred
Minimum gain, f = 10 MHz, input referred
f = 10 MHz
f = 10 MHz
f = 10 MHz
f = 10 MHz
Transmit enable and transmit disable
19.6
2.1
Third-Order Harmonic Distortion (SFDR)
5, 3
Adjacent Power Channel Ratio (APCR)
2, 6
Isolation (Transmit Disable)
2
POWER CONTROL
Transmit Enable Settling Time
Transmit Disable Settling Time
Output Switching Transients
3
Output Settling
Due to Gain Change
Due to Input Step Change
f = 33 MHz, V
OUT
= 61 dBmV at maximum gain
f = 65 MHz, V
OUT
= 61 dBmV at maximum gain
f = 21 MHz, V
OUT
= 61 dBmV at maximum gain
f = 65 MHz, V
OUT
= 61 dBmV at maximum gain
Maximum gain, f = 65 MHz
Maximum gain, V
IN
= 0
Maximum gain, V
IN
= 0
Equivalent output = 31 dBmV
Equivalent output = 61 dBmV
Minimum gain to maximum gain
Maximum gain, V
IN
= 27.5 dBmV
–66
–58
–59
–54
–61
–75
2.5
3.8
2.5
27
60
30
–60
–53
–57.5
–52.5
–58
–70
dBc
dBc
dBc
dBc
dBc
dB
µs
µs
mV p-p
mV p-p
ns
ns
6
71
Rev. B | Page 3 of 16
AD8324
Parameter
POWER SUPPLY
Operating Range
Quiescent Current
Test Conditions/Comments
Min
3.13
195
25
1
–40
–25
Typ
3.3
207
39
2.5
30
Data Sheet
Max
3.47
235
50
4
500
+85
+70
Unit
V
mA
mA
mA
µA
°C
°C
Maximum gain
Minimum gain
Transmit disable (TXEN = 0)
SLEEP mode (power down)
20-lead LFCSP
20-lead QSOP
OPERATING TEMPERATURE RANGE
1
2
TOKO 458PT-1556 used for above specifications. Typical insertion loss of 0.5 dB at 10 MHz.
Guaranteed by design and characterization to ±6 sigma for T
A
= 25°C.
3
Guaranteed by design and characterization to ±3 sigma for T
A
= 25°C.
4
Measured through a 1:1 transformer.
5
Specification is worst case over all gain codes.
6
V
IN
= 27.5 dBmV, QPSK modulation, 160 kSPS symbol rate.
LOGIC INPUTS (TTL-/CMOS-COMPATIBLE LOGIC)
DATEN, CLK, SDATA, TXEN, SLEEP, V
CC
= 3.3 V, unless otherwise noted.
Table 2.
Parameter
Logic 1 Voltage
Logic 0 Voltage
Logic 1 Current (V
INH
= 3.3 V), CLK, SDATA, DATEN
Logic 0 Current (V
INL
= 0 V), CLK, SDATA, DATEN
Logic 1 Current (V
INH
= 3.3 V), TXEN
Logic 0 Current (V
INL
= 0 V), TXEN
Logic 1 Current (V
INH
= 3.3 V), SLEEP
Logic 0 Current (V
INL
= 0 V), SLEEP
Min
2.1
0
0
−600
50
−250
50
−250
Typ
Max
3.3
0.8
20
−100
190
−30
190
−30
Unit
V
V
nA
nA
µA
µA
µA
µA
Rev. B | Page 4 of 16