EEWORLDEEWORLDEEWORLD

Part Number

Search

7018L20PF8

Description
TQFP-100, Reel
Categorystorage    storage   
File Size379KB,18 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

7018L20PF8 Overview

TQFP-100, Reel

7018L20PF8 Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeTQFP
package instructionQFF, QFP100,.63SQ,20
Contacts100
Manufacturer packaging codePN100
Reach Compliance Codenot_compliant
ECCN code3A991.B.2.B
Maximum access time20 ns
I/O typeCOMMON
JESD-30 codeR-PQFP-F100
JESD-609 codee0
length14 mm
memory density589824 bit
Memory IC TypeDUAL-PORT SRAM
memory width9
Humidity sensitivity level3
Number of functions1
Number of ports2
Number of terminals100
word count65536 words
character code64000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize64KX9
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeQFF
Encapsulate equivalent codeQFP100,.63SQ,20
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
power supply5 V
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum standby current0.003 A
Minimum standby current4.5 V
Maximum slew rate0.3 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature20
width14 mm
HIGH-SPEED
64K x 9 DUAL-PORT
STATIC RAM
Features
IDT7018L
OBSOLETE PART
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Commercial: 15/20ns (max.)
– Industrial: 20ns (max.)
Low-power operation
– IDT7018L
Active: 1W (typ.)
Standby: 1mW (typ.)
Dual chip enables allow for depth expansion without
external logic
IDT7018 easily expands data bus width to 18 bits or
more using the Master/Slave select when cascading more
Functional Block Diagram
R/W
L
CE
0L
CE
1L
OE
L
I/O
0-8L
BUSY
L
A
15L
A
0L
T OR
R F
A D
P E
E D
T N
S
E E
L M IGN
O M S
S
B O DE
O EC
R EW
T N
O
N
than one device
M/S = V
IH
for
BUSY
output flag on Master,
M/S = V
IL
for
BUSY
input on Slave
Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
TTL-compatible, single 5V (±10%) power supply
Available in a 100-pin TQFP
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
R/W
R
CE
0R
CE
1R
OE
R
I/O
Control
I/O
Control
I/O
0-8R
(1,2)
BUSY
R
A
15R
A
0R
(1,2)
Address
Decoder
16
64Kx9
MEMORY
ARRAY
7018
Address
Decoder
16
CE
0L
CE
1L
OE
L
R/W
L
SEM
L
(2)
INT
L
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
0R
CE
1R
OE
R
R/W
R
SEM
R
(2)
INT
R
4841 drw 01
M/S
(1)
NOTES:
1.
BUSY
is an input as a Slave (M/S = V
IL
) and an output when it is a Master (M/S = V
IH
).
2.
BUSY
and
INT
are non-tri-state totem-pole outputs (push-pull).
JANUARY 2009
DSC-4841/4
1
©2009 Integrated Device Technology, Inc.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号