EEWORLDEEWORLDEEWORLD

Part Number

Search

XCS40XL-4TQ240I

Description
FPGA, 784 CLBS, 13000 GATES, 250 MHz, PQFP208
Categorysemiconductor    Programmable logic devices   
File Size153KB,11 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric View All

XCS40XL-4TQ240I Overview

FPGA, 784 CLBS, 13000 GATES, 250 MHz, PQFP208

XCS40XL-4TQ240I Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals208
Maximum operating temperature85 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Processing package descriptionPlastic, Quad Flat Package-208
stateDISCONTINUED
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeFLATPACK, FINE PITCH
surface mountYes
Terminal formGULL WING
Terminal spacing0.5000 mm
terminal coatingtin lead
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelother
organize784 CLBS, 13,000 doors
Maximum FCLK clock frequency250 MHz
Number of configurable logic modules784
Programmable logic typeFIELD PROGRAMMABLE GATE array
Number of equivalent gate circuits13000
The maximum delay of a CLB module1 ns
Product Obsolete or Under Obsolescence
X-Ref Target - Figure 0
R
Spartan/XL Family One-Time Programmable
Configuration PROMs (XC17S00/XL)
Product Specification
DS030 (v1.12) June 20, 2008
Features
Configuration one-time programmable (OTP) read-only
memory designed to store configuration bitstreams for
Spartan
®
, and Spartan-XL FPGAs
Simple interface to the Spartan device requires only
one user I/O pin
Programmable reset polarity (active High or active Low)
Low-power CMOS floating-gate process
Available in 5V and 3.3V versions
Available in compact plastic 8-pin DIP, 8-pin VOIC, or
20-pin SOIC packages
Programming support by leading programmer
manufacturers
Lead-free (RoHS-compliant) packaging available
Design support using the Xilinx
®
Alliance and
Foundation™ series software packages
Guaranteed 20 year life data retention
Introduction
The Spartan family of PROMs provides an easy-to-use,
cost-effective method for storing Spartan device
configuration bitstreams.
When the Spartan device is in Master Serial mode, it
generates a configuration clock that drives the Spartan
FPGA PROM. A short access time after the rising clock
edge, data appears on the PROM DATA output pin that is
connected to the Spartan device D
IN
pin. The Spartan
device generates the appropriate number of clock pulses to
Spartan FPGA
XCS05
XCS05XL
XCS10
XCS10XL
XCS20
XCS20XL
XCS30
XCS30XL
XCS40
XCS40XL
XC2S50
(1)
XC2S100
(1)
XC2S150
(1)
Notes:
1.
For new Spartan-II FPGA designs, it is recommended to use the 17S00A family.
complete the configuration. Once configured, it disables the
PROM. When a Spartan device is in Slave Serial mode, the
PROM and the Spartan device must both be clocked by an
incoming signal.
For device programming, either the Xilinx Alliance or the
Foundation series development systems compiles the
Spartan device design file into a standard HEX format which
is then transferred to most commercial PROM programmers.
Configuration Bits
53,984
54,544
95,008
95,752
178,144
179,160
247,968
249,168
329,312
330,696
559,200
781,216
1,040,096
Compatible Spartan PROM
XC17S05
XC17S05XL
XC17S10
XC17S10XL
XC17S20
XC17S20XL
XC17S30
XC17S30XL
XC17S40
XC17S40XL
XC17S50XL
XC17S100XL
XC17S150XL
© Copyright 1998-2008 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE and other designated brands included herein are trademarks of Xilinx in the United States and
other countries. All other trademarks are the property of their respective owners.
DS030 (v1.12) June 20, 2008
Product Specification
www.xilinx.com
1
ESP32-C3 porting has begun
In the official source code, testing of RISC-V architecture ESP32-C3 has begun.esp32: Add initial support for ESP32C3 SoCs (WIP) #7438MicroPython v1.16-8-gb90323803-dirty on 2021-06-22; ESP32C3 module...
dcexpert MicroPython Open Source section
【TI recommended course】#Lecture on Basic Knowledge of Electronic Circuits - Power MOSFET#
//training.eeworld.com.cn/TI/show/course/3693...
echostar TI Technology Forum
How to get 9V/12V from PD charger to power products for fast charging? Overview of Lederui PD power chip
How to get 9V/12V from the PD charger to power the product for fast charging? Overview of Lederui PD power chip: PD protocol is currently a popular charging protocol, and it has a tendency to replace ...
Legendary008 Domestic Chip Exchange
Modifying the L3 RAM distribution on IWR1642/AWR1642
This article takes AWR1642 as an example to introduce the specific process and steps of how to modify the code to change the L3 RAM distribution in the mmW demo based on mmWave SDK 2.1 on AWR1642 ES2....
alan000345 TI Technology Forum
Is OpenRF the future? Let's discuss it together.
Here is an introduction first:What is OpenRF and why now? OpenRF is an industry association formed by many of the world's chipset manufacturers and RF front-end suppliers to create a 5G ecosystem of h...
alan000345 RF/Wirelessly
DLSM in DSP Core Architecture
The CPU structure of TI's TMS320C6XXX series DSP includes two pairs of register groups (AB) and 8 independent functional units. Each register has 4 functional units (DLMS). The functions of different ...
灞波儿奔 DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号