240pin DDR3 SDRAM Registered DIMM
DDR3L SDRAM
Unbuffered DIMMs
Based on 2Gb A-Die
HMT325U7AFR8A
HMT351U7AFR8A
*
Hynix Semiconductor reserves the right to change products or specifications without notice.
Rev. 0.1 / Nov. 2009
1
Revision History
Revision No.
0.1
History
Initial Release
Draft Date
Nov. 2009
Remark
Preliminary
Rev. 0.1 / Nov. 2009
2
Description
Hynix Unbuffered DDR3L SDRAM DIMMs (Unbuffered Double Data Rate Synchronous DRAM Dual In-Line
Memory Modules) are low power, high-speed operation memory modules that use Hynix DDR3L SDRAM
devices. These Unbuffered SDRAM DIMMs are intended for use as main memory when installed in systems
such as PCs and workstations.
Features
• Power Supply: VDD=1.35V
(1.283V to 1.45V)
• VDDQ=1.35V
(1.283 to 1.45V)
• Backward Compatible with 1.5V DDR3 Memory
module
• VDDSPD=3.0V to 3.6V
• Functionality and operations comply with the
DDR3 SDRAM datasheet
• 8 internal banks
• Data transfer rates: PC3-10600, PC3-8500
• Bi-directional Differential Data Strobe
• 8 bit pre-fetch
• Burst Length (BL) switch on-the-fly:BL8 or BC
(Burst Chop)4
• Supports ECC error correction and detection
• On-Die Termination (ODT) supported
• Temperature sensor with integrated SPD (Serial
Presence Detect) EEPROM
• RoHS compliant
.
* This product is in compliance with the RoHS directive.
Rev. 0.1 / Nov. 2009
3
Ordering Information
Part Number
HMT325U7AFR8A - G7/H9
HMT351U7AFR8A - G7/H9
Density
2GB
4GB
Organization
256Mx72
512Mx72
Component Composition
256Mx8(H5TC2G83AFR)*9
256Mx8(H5TC2G83AFR)*18
# of
ranks
1
2
FDHS
X
X
Key Parameters
MT/s
DDR3-1066
DDR3-1333
Grade
-G7
-H9
tCK
(ns)
1.875
1.5
CAS
Latency
(tCK)
7
9
tRCD
(ns)
13.125
13.5
tRP
(ns)
13.125
13.5
tRAS
(ns)
37.5
36
tRC
(ns)
50.625
49.5
CL-tRCD-tRP
7-7-7
9-9-9
Speed Grade
Frequency [MHz]
Grade
CL6
-G7
-H9
800
800
CL7
1066
1066
CL8
1066
1066
1333
1333
CL9
CL10
Remark
Address Table
2GB(1Rx8)
Refresh Method
Row Address
Column Address
Bank Address
Page Size
8K/64ms
A0-A13
A0-A9
BA0-BA2
1KB
4GB(2Rx8)
8K/64ms
A0-A13
A0-A9
BA0-BA2
1KB
Rev. 0.1 / Nov. 2009
4
Pin Descriptions
Pin Name
A0–A15
BA0–BA2
RAS
CAS
WE
S0–S1
CKE0–CKE1
ODT0–ODT1
DQ0–DQ63
CB0–CB7
DQS0–DQS8
DQS0–DQS8
DM0–DM8
CK0–CK1
CK0–CK1
Description
SDRAM address bus
SDRAM bank select
SDRAM row address strobe
SDRAM column address strobe
SDRAM write enable
DIMM Rank Select Lines
SDRAM clock enable lines
On-die termination control lines
DIMM memory data bus
DIMM ECC check bits
SDRAM data strobes
(positive line of differential pair)
SDRAM data strobes
(negative line of differential pair)
SDRAM data masks/high data strobes
(x8-based x72 DIMMs)
SDRAM clocks
(positive line of differential pair)
SDRAM clocks
(negative line of differential pair)
Pin Name
SCL
SDA
SA0–SA2
V
DD*
V
DD
Q
*
V
REF
DQ
V
REF
CA
V
SS
V
DDSPD
NC
TEST
RESET
V
TT
RFU
-
Description
I
2
C serial bus clock for EEPROM
I
2
C serial bus data line for EEPROM
I
2
C slave address select for EEPROM
SDRAM core power supply
SDRAM I/O Driver power supply
SDRAM I/O reference supply
SDRAM command/address reference
supply
Power supply return (ground)
Serial EEPROM positive power supply
Spare pins (no connect)
Memory bus analysis tools
(unused on memory DIMMS)
Set DRAMs to Known State
SDRAM I/O termination supply
Reserved for future use
-
*The V
DD
and V
DD
Q pins are tied common to a single power-plane on these designs
Rev. 0.1 / Nov. 2009
5