EEWORLDEEWORLDEEWORLD

Part Number

Search

CAT24WC32GLI-1.8REV-B

Description
4KX8 I2C/2-WIRE SERIAL EEPROM, PDIP8, 0.300 INCH, ROHS COMPLIANT, PLASTIC, MS-001, DIP-8
Categorystorage    storage   
File Size456KB,12 Pages
ManufacturerCatalyst
Websitehttp://www.catalyst-semiconductor.com/
Environmental Compliance
Download Datasheet Parametric View All

CAT24WC32GLI-1.8REV-B Overview

4KX8 I2C/2-WIRE SERIAL EEPROM, PDIP8, 0.300 INCH, ROHS COMPLIANT, PLASTIC, MS-001, DIP-8

CAT24WC32GLI-1.8REV-B Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerCatalyst
Parts packaging codeDIP
package instructionDIP,
Contacts8
Reach Compliance Codeunknown
Maximum clock frequency (fCLK)0.1 MHz
JESD-30 codeR-PDIP-T8
JESD-609 codee4
length9.59 mm
memory density32768 bit
Memory IC TypeEEPROM
memory width8
Number of functions1
Number of terminals8
word count4096 words
character code4000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize4KX8
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialSERIAL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height4.57 mm
Serial bus typeI2C
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)1.8 V
Nominal supply voltage (Vsup)3 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceNICKEL PALLADIUM GOLD
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperature40
width7.62 mm
Maximum write cycle time (tWC)10 ms
CAT24WC32/64
32K/64K-Bit I
2
C Serial CMOS EEPROM
FEATURES
I
400 KHz I
2
C bus compatible*
I
1.8 to 5.5 volt read and write operation
I
Cascadable for up to eight devices
I
32/64-Byte page write buffer
I
Self-timed write cycle with auto-clear
I
8-pin DIP or 8-pin SOIC
I
Schmitt trigger inputs for noise protection
I
Commercial, industrial, automotive and
extended automotive temperature ranges
I
Write protection
– Entire array protected when WP at V
IH
I
1,000,000 Program/erase cycles
I
100 year data retention
DESCRIPTION
The CAT24WC32/64 is a 32K/64K-bit Serial CMOS
E
2
PROM internally organized as 4096/8192 words of 8
bits each. Catalyst’s advanced CMOS technology sub-
stantially reduces device power requirements. The
CAT24WC32/64 features a 32-byte page write buffer.
The device operates via the I
2
C bus serial interface and
is available in 8-pin DIP or 8-pin SOIC packages.
PIN CONFIGURATION
DIP Package (P, L, GL)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
BLOCK DIAGRAM
EXTERNAL LOAD
DOUT
ACK
VCC
VSS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
256
SENSE AMPS
SHIFT REGISTERS
SOIC Package (J, W, K, X, GW, GX)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
SDA
START/STOP
LOGIC
E
2
PROM
XDEC 128/256 128/256 X 256
WP
CONTROL
LOGIC
PIN FUNCTIONS
Pin Name
A0, A1, A2
SDA
SCL
WP
V
CC
V
SS
Function
Device Address Inputs
Serial Data/Address
Serial Clock
Write Protect
+1.8V to +5.5V Power Supply
Ground
SCL
A0
A1
A2
STATE COUNTERS
SLAVE
ADDRESS
COMPARATORS
24WC32/64 F02
DATA IN STORAGE
HIGH VOLTAGE/
TIMING CONTROL
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1039, Rev. G
What are the turn-on voltage Vt and pinch-off voltage Vp of a field effect transistor? In the output characteristics of the field effect transistor shown in Figures 1.3.3 (a) and (b),
answer: For an enhanced insulated gate field effect transistor (MOSFET), there is no conductive channel at Vgs0, and there is a drain current Id only when Vgs reaches the turn-on voltage V. Therefore,...
fighting Analog electronics
TI seems to have a DCDC switching power supply verification platform, which is controlled by DSP and can achieve voltage boost or voltage reduction by controlling different NMOS.
It is a reference design, someone has posted it,It is a digital power supply with multiple NMOS, using DSP to control different NMOS to achieve different topologiesI forgot it now, I wonder if anyone ...
whuer TI Technology Forum
Data丨Xunwei IMX6ULL development board-main frequency and clock configuration routine (Part 2)
Continued from the previous article: as followsThis register uses two bits:STEP_SEL: Select the setp_clk clock source.PLL1_SW_CLK_SEL: Select the pll1_sw_clk clock source.At this point, we can simply ...
遥寄山川 ARM Technology
Problems still occur after installing AD16
After installing AD16, there will still be problems: 1. When you apply copper or delete a line in the completed PCB, the following dialog box will appear: And to delete a line, the entire PCB must be ...
zttian PCB Design
[Environmental Expert's Smart Watch] Part 6: BLE broadcast temperature, humidity and air pressure data
[i=s]This post was last edited by w494143467 on 2021-6-14 17:00[/i]1. Introduction After the communication protocol is defined, we need to start data communication with the sensor. First, choose the m...
w494143467 onsemi and Avnet IoT Innovation Design Competition
How to clear the OE bit of the TMS320C6748 serial port register LSR
Dear experts, I encountered the problem that the OE bit of the serial port register LSR (queue status register) was 1 and could not be cleared when developing the serial port interrupt receiving and p...
风雨潇潇姿容姣姣 DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号