EEWORLDEEWORLDEEWORLD

Part Number

Search

XCV400-4BGG432I

Description
Field Programmable Gate Array, 2400 CLBs, 468252 Gates, 250MHz, CMOS, PBGA432, BGA-432
CategoryProgrammable logic devices    Programmable logic   
File Size927KB,99 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Environmental Compliance  
Download Datasheet Parametric View All

XCV400-4BGG432I Overview

Field Programmable Gate Array, 2400 CLBs, 468252 Gates, 250MHz, CMOS, PBGA432, BGA-432

XCV400-4BGG432I Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerXILINX
Parts packaging codeBGA
package instructionLBGA,
Contacts432
Reach Compliance Codecompliant
ECCN codeEAR99
maximum clock frequency250 MHz
Combined latency of CLB-Max0.8 ns
JESD-30 codeS-PBGA-B432
JESD-609 codee1
length40 mm
Humidity sensitivity level3
Configurable number of logic blocks2400
Equivalent number of gates468252
Number of terminals432
organize2400 CLBS, 468252 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius)260
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.7 mm
Maximum supply voltage2.625 V
Minimum supply voltage2.375 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Silver/Copper (Sn95.5Ag4.0Cu0.5)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width40 mm
Base Number Matches1
R
Spartan-II FPGA Family
Data Sheet
Product Specification
DS001 June 13, 2008
This document includes all four modules of the Spartan
®
-II FPGA data sheet.
Module 1:
Introduction and Ordering Information
DS001-1 (v2.8) June 13, 2008
Introduction
Features
General Overview
Product Availability
User I/O Chart
Ordering Information
Module 3:
DC and Switching Characteristics
DS001-3 (v2.8) June 13, 2008
DC Specifications
- Absolute Maximum Ratings
- Recommended Operating Conditions
- DC Characteristics
- Power-On Requirements
- DC Input and Output Levels
Switching Characteristics
- Pin-to-Pin Parameters
- IOB Switching Characteristics
- Clock Distribution Characteristics
- DLL Timing Parameters
- CLB Switching Characteristics
- Block RAM Switching Characteristics
- TBUF Switching Characteristics
- JTAG Switching Characteristics
Module 2:
Functional Description
DS001-2 (v2.8) June 13, 2008
Architectural Description
- Spartan-II Array
- Input/Output Block
- Configurable Logic Block
- Block RAM
- Clock Distribution: Delay-Locked Loop
- Boundary Scan
Development System
Configuration
- Configuration Timing
Design Considerations
Module 4:
Pinout Tables
DS001-4 (v2.8) June 13, 2008
Pin Definitions
Pinout Tables
IMPORTANT NOTE:
This Spartan-II FPGA data sheet is in four modules. Each module has its own Revision History at the
end. Use the PDF "Bookmarks" for easy navigation in this volume.
© 2000-2008 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other
trademarks are the property of their respective owners.
DS001 June 13, 2008
Product Specification
www.xilinx.com
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号