EEWORLDEEWORLDEEWORLD

Part Number

Search

V59C1512164QCF5

Description
DDR DRAM, 32MX16, 0.6ns, CMOS, PBGA84, ROHS COMPLIANT, MO-207, FBGA-84
Categorystorage    storage   
File Size1MB,76 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

V59C1512164QCF5 Overview

DDR DRAM, 32MX16, 0.6ns, CMOS, PBGA84, ROHS COMPLIANT, MO-207, FBGA-84

V59C1512164QCF5 Parametric

Parameter NameAttribute value
Parts packaging codeDSBGA
package instructionTFBGA,
Contacts84
Reach Compliance Codecompliant
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time0.6 ns
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PBGA-B84
length13 mm
memory density536870912 bit
Memory IC TypeDDR DRAM
memory width16
Number of functions1
Number of ports1
Number of terminals84
word count33554432 words
character code32000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature
organize32MX16
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL EXTENDED
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
width10.5 mm
Base Number Matches1
V59C1512(404/804/164)QC
HIGH PERFORMANCE 512 Mbit DDR2 SDRAM
4 BANKS X 32Mbit X 4 (404)
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 8Mbit X 16 (164)
5
DDR2-400
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK4
)
Clock Cycle Time (t
CK5
)
Clock Cycle Time (t
CK6
)
System Frequency (f
CK max
)
5ns
5ns
5ns
5ns
200 MHz
37
DDR2-533
5ns
3.75ns
3.75ns
3.75ns
266 MHz
3
DDR2-667
5ns
3.75ns
3ns
3ns
333 MHz
25A
DDR2-800
5ns
3.75ns
3ns
2.5ns
400 MHz
25
DDR2-800
5ns
3.75ns
2.5ns
2.5ns
400 MHz
Features
High speed data transfer rates with system frequency
up to 400MHz
Posted CAS
Programmable CAS Latency: 3, 4, 5 and 6
Programmable Additive Latency:0, 1, 2, 3, 4 and 5
Write Latency=Read Latency-1
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 4 and 8
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 7.8 us (8192 cycles/64 ms)
OCD (Off-Chip Driver Impendance Adjustment)
ODT (On-Die Termination)
Weak Strength Data-Output Driver Option
Bidirectional differential Data Strobe (Single-ended
data-strobe is an optional feature)
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
JEDEC Power Supply 1.8V ± 0.1V
VDDQ=1.8V ± 0.1V
Available in 60-ball FBGA for x4 and x8 component or
84 ball FBGA for x16 component
PASR Partial Array Self Refresh
All inputs & outputs are compatible with SSTL_18 in-
terface
tRAS lockout supported
Read Data Strobe supported (x8 only)
Internal four bank operations with single pulsed RAS
Description
The V59C1512(404/804/164)QC is a four bank DDR
DRAM organized as 4 banks x 32Mbit x 4 (404), 4 banks x
16Mbit x 8 (804), or 4 banks x 8Mbit x 16 (164). The
V59C1512(404/804/164)QC achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
The chip is designed to comply with the following key
DDR2 SDRAM features:(1) posted CAS with additive la-
tency, (2)write latency=read latency-1, (3)Off-chip Driv-
er(OCD) impedance adjustment, (4) On Die Termination.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
s are synchronized with a pair of bidirectional strobes
(DQS, DQS) in a source synchronous fashion.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Available Speed Grade:
-5 (DDR2-400) @ CL 3-3-3
-37 (DDR2-533) @ CL 4-4-4
-3 (DDR2-667) @ CL 5-5-5
-25A (DDR2-800) @ CL 6-6-6
-25 (DDR2-800) @ CL 5-5-5
Device Usage Chart
Operating
Temperature
Range
0°C to 85°C
Package Outline
60 ball FBGA
84 ball FBGA
CK Cycle Time (ns)
-5
Power
-25
-37
-3
-25A
Std.
L
Temperature
Mark
Blank
V59C1512(404/804/164)QC Rev.1.1 April 2008
1
PCA9539PW causes mercury battery leakage
I need help from the senior elites. I use the NXP brand. The PCA9539PW (interface-I/O expander) chips are batch mounted on the machine and tested intact and shipped. A few months later, the end user r...
xinapak NXP MCU
Today’s award-winning live broadcast at 10 a.m.: Getting started with ADI’s software-defined radio ADALM-Pluto
Today’s award-winning live broadcast at 10 a.m.: Getting started with ADI’s software-defined radio ADALM-Pluto Click here to enter the live broadcast Live broadcast time: 10:00-11:30 am, September 21,...
EEWORLD社区 ADI Reference Circuit
Qorvo Launches First Smart Home Device Controller to Enable Simultaneous Wireless Communications
Qorvo's new QPG6100 communications controller for IoT end devices features the company's ConcurrentConnectTM technology, an innovative technology that accelerates communications, increases home networ...
兰博 RF/Wirelessly
Do you have any recommendations for a pure button phone for the elderly?
The requirements were simple: answering and making calls, a keypad or flip phone. I thought the flip phone was better because I could hang up the phone at any time and I didn't need to unlock it to tu...
soso Talking
【TGF4042 signal generator】+ resolution test
The TGF4042 function generator uses a 14-bit DAC with a main frequency of up to 400 MHZ. The manual clearly indicates the frequency resolution, but does not clearly indicate the amplitude resolution. ...
飞鸿浩劫 Test/Measurement
Transplantation of μC/OS-II Real-time Operating System to 51 Single-Chip Microcomputer
[size=4] μC/OS-II is an open source, compact, and preemptive real-time kernel embedded development system. The code is short, clear, and has high real-time and security performance. Most of the code i...
Jacktang Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号