EEWORLDEEWORLDEEWORLD

Part Number

Search

AX125-1BGG896

Description
Axcelerator Family FPGAs
File Size2MB,226 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Compare View All

AX125-1BGG896 Overview

Axcelerator Family FPGAs

v2.7
Axcelerator Family FPGAs
u e
Leading-Edge Performance
350+ MHz System Performance
500+ MHz Internal Performance
High-Performance Embedded FIFOs
700 Mb/s LVDS Capable I/Os
Up to 2 Million Equivalent System Gates
Up to 684 I/Os
Up to 10,752 Dedicated Flip-Flops
Up to 295 kbits Embedded SRAM/FIFO
Manufactured on Advanced 0.15
μm
CMOS Antifuse
Process Technology, 7 Layers of Metal
Single-Chip, Nonvolatile Solution
Up to 100% Resource Utilization with 100% Pin Locking
1.5V Core Voltage for Low Power
Footprint Compatible Packaging
Flexible, Multi-Standard I/Os:
– 1.5V, 1.8V, 2.5V, 3.3V Mixed Voltage Operation
– Bank-Selectable I/Os – 8 Banks per Chip
– Single-Ended I/O Standards: LVTTL, LVCMOS, 3.3V
PCI, and 3.3V PCI-X
– Differential I/O Standards: LVPECL and LVDS
AX125
125,000
82,000
672
1,344
1,344
4
18,432
4
4
8
8
168
84
504
180
Specifications
Features
Voltage-Referenced I/O Standards: GTL+, HSTL
Class 1, SSTL2 Class 1 and 2, SSTL3 Class 1 and 2
– Registered I/Os
– Hot-Swap Compliant I/Os (except PCI)
– Programmable Slew Rate and Drive Strength on
Outputs
– Programmable Delay and Weak Pull-Up/Pull-Down
Circuits on Inputs
Embedded Memory:
– Variable-Aspect 4,608-bit RAM Blocks (x1, x2, x4,
x9, x18, x36 Organizations Available)
– Independent, Width-Configurable Read and Write Ports
– Programmable Embedded FIFO Control Logic
Segmentable Clock Resources
Embedded Phase-Locked Loop:
– 14-200 MHz Input Range
– Frequency Synthesis Capabilities up to 1 GHz
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Actel Silicon Explorer II
Boundary-Scan Testing Compliant with IEEE Standard
1149.1 (JTAG)
FuseLock
TM
Secure Programming Technology
Prevents Reverse Engineering and Design Theft
Table 1-1 •
Axcelerator Family Product Profile
Device
Capacity (in Equivalent System Gates)
Typical Gates
Modules
Register (R-cells)
Combinatorial (C-cells)
Maximum Flip-Flops
Embedded RAM/FIFO
Number of Core RAM Blocks
Total Bits of Core RAM
Clocks (Segmentable)
Hardwired
Routed
PLLs
I/Os
I/O Banks
Maximum User I/Os
Maximum LVDS Channels
Total I/O Registers
Package
CSP
PQFP
BGA
FBGA
CQFP
CCGA
AX250
250,000
154,000
1,408
2,816
2,816
12
55,296
4
4
8
8
248
124
744
AX500
500,000
286,000
2,688
5,376
5,376
16
73,728
4
4
8
8
336
168
1,008
AX1000
1,000,000
612,000
6,048
12,096
12,096
36
165,888
4
4
8
8
516
258
1,548
AX2000
2,000,000
1,060,000
10,752
21,504
21,504
64
294,912
4
4
8
8
684
342
2,052
208
256, 324
256, 484
208, 352
208
484, 676
208, 352
729
484, 676, 896
352
624
896, 1152
352
624
November 2008
© 2008 Actel Corporation
i
*See Actel’s website for the latest version of the datasheet.

AX125-1BGG896 Related Products

AX125-1BGG896 AX125-2BGG896 AX1000-1FGG896I AX125-BGG896
Description Axcelerator Family FPGAs Axcelerator Family FPGAs Axcelerator Family FPGAs Axcelerator Family FPGAs
EETALK: What changes has the epidemic brought about in technology?
News contentAgainst the backdrop of the global pandemic of the COVID-19 pandemic, Time magazine described this as the world's largest remote work experiment. This is not to underestimate the trauma th...
okhxyyo Talking
"Playing with the board" + Yu Zhennan's STM32 development board experiment 4
This content is originally created by EEWORLD forum user chenbingjy . If you want to reprint or use it for commercial purposes, you must obtain the author's consent and indicate the source.Chapter 8: ...
chenbingjy Special Edition for Assessment Centres
MSP430F169 MCU DAC12
[list=1] [*][b][size=4][color=#000000][backcolor=white]Hardware Introduction: [/backcolor][/color][/size][/b][align=left][size=4][color=#000000][backcolor=white]MSP430x14x series does not contain DAC1...
灞波儿奔 Microcontroller MCU
TI engineers explain the new features of Bluetooth 5 and Zigbee 3.0
Zigbee 3.0 new features introduction - click to watch the video E2E Chinese Forum engineer Alvin will explain the new features of Zigbee 3.0, as well as an introduction to network access and the Zigbe...
Jacktang Wireless Connectivity
Tomorrow is the winter solstice. Do you eat dumplings or glutinous rice balls?
[size=4]Tomorrow is the winter solstice. Do you eat dumplings or glutinous rice balls? Chinese traditional festivals are always accompanied by delicious food. But besides delicious food, what other cu...
okhxyyo Talking
【Home smart dashboard】MQTT communication, PC host computer design
[i=s]This post was last edited by pomin on 2022-10-16 20:46[/i] > ESP32-S2-Kaluga-1 development board communicates with MQTT server## Competition history posts - [[2022 Digi-Key Innovation Design Comp...
pomin DigiKey Technology Zone

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号